Vol. 28 • No. 35 • August 29 • 2018

# www.afm-journal.de

# ournal.de DADACA CARACTERIA DA CARACTERIA DA CARACTERIA DA CARACTERIA CARACT



WILEY-VCH

**Resistive-Switching Memory** 

# Investigation of Time–Dependent Resistive Switching Behaviors of Unipolar Nonvolatile Organic Memory Devices

Woocheol Lee, Youngrok Kim, Younggul Song, Kyungjune Cho, Daekyoung Yoo, Heebeom Ahn, Keehoon Kang,\* and Takhee Lee\*

Organic resistive memory devices are one of the promising next-generation data storage technologies which can potentially enable low-cost printable and flexible memory devices. Despite a substantial development of the field, the mechanism of the resistive switching phenomenon in organic resistive memory devices has not been clearly understood. Here, the time-dependent current behavior of unipolar organic resistive memory devices under a constant voltage stress to investigate the turn-on process is studied. The turn-on process is discovered to occur probabilistically through a series of abrupt increases in the current, each of which can be associated with new conducting paths formation. The measured turn-on time values can be collectively described with the Weibull distribution which reveals the properties of the percolated conducting paths. Both the shape of the network and the current path formation rate are significantly affected by the stress voltage. A general probabilistic nature of the percolated conducting path formation during the turn-on process is demonstrated among unipolar memory devices made of various materials. The results of this study are also highly relevant for practical operations of the resistive memory devices since the guidelines for time-widths and magnitudes of voltage pulses required for writing and reading operation can be potentially set.

# 1. Introduction

Organic materials for electronic devices have attracted great attention due to their advantageous properties such as material variety, low production cost, mechanical flexibility, and large area processing capability.<sup>[1,2]</sup> Among various organic electronic devices, organic nonvolatile resistive memory is one of the actively researched areas.

The organic resistive random access memory (ORRAM) devices can be realized by sandwiching various organic materials between the top and bottom electrodes in a vertical two-terminal structure.<sup>[3,4]</sup> The ORRAM devices possess at least

W. Lee, Y. Kim, Dr. Y. Song, K. Cho, D. Yoo, H. Ahn, Dr. K. Kang, Prof. T. Lee Department of Physics and Astronomy Institute of Applied Physics Seoul National University Seoul 08826, South Korea E-mail: keehoon.kang@snu.ac.kr; tlee@snu.ac.kr

DOI: 10.1002/adfm.201801162

two stable resistance states which can be switched to each other by an external electric field. ORRAM can be categorized according to the polarity of the switching electric field: unipolar memory devices which can be switched ON and OFF by applying the electric field in the same polarity and bipolar memory devices which require the electric field in the opposite polarities for the ON and OFF switching. Through extensive studies by many research groups, the electrical performances of ORRAM devices have been significantly improved along with advancement of architectural design and integration.<sup>[5–10]</sup> Nevertheless, the memory operation mechanism of ORRAM is still not completely understood. Especially, the operating principles of unipolar ORRAM devices which show S-shape currentvoltage characteristics with a negative differential resistance (NDR) region are still controversial.[11-13]

Various experimental tools have been employed to investigate the fundamental properties of ORRAM devices;

for example, impedance spectroscopy<sup>[12]</sup> to directly probe the charge trapping in the active layer and a direct spatial mapping of the current paths within the layer via elemental analysis.<sup>[14,15]</sup> We have recently employed 1/f noise measurements to show that the conduction paths in organic nanocomposite memory devices form a percolation network from the resistance scaling of the 1/f noise.<sup>[13,16]</sup> A further study of time–dependent current fluctuation behaviors during the turn-off process in the NDR region demonstrated that the percolating conduction paths dynamically changed before completely getting disconnected (i.e., OFF state).<sup>[13,16]</sup> However, there has been little research conducted on the formation process of this percolation network during the turn-on process.

In this study, we investigated the time-dependent resistive switching behaviors, especially in the turn-on process. We observed how the current in the device increased with time while applying a constant voltage stress for ORRAM devices that were made of a nanocomposite layer of polystyrene (PS) and phenyl-C61-butyric acid methyl ester (PCBM). The fundamental properties of the PS:PCBM ORRAM devices were







Figure 1. a) A schematic showing the device fabrication processes for AI/PS:PCBM/Au organic resistive memory devices. b) The molecular structure of the PS:PCBM composite material. c) A cross-sectional TEM image of the memory device.

revealed through a statistical analysis of the turn-on time values from multiple measurements by employing the Weibull distribution<sup>[17]</sup> which has been widely used for describing the electrical breakdown of various materials.<sup>[18–22]</sup> Our study is the first attempt of applying the Weibull statistics in the context of ORRAM devices, to the best of our knowledge. We compared the results for the PS:PCBM ORRAM devices with other devices made from three different organic and inorganic materials, and we extracted some common fundamental properties among the unipolar resistive memory devices.

### 2. Results and Discussion

**Figure 1**a shows the fabrication process of the ORRAM devices. First, Al (30 nm thick) was deposited as the bottom electrode on a SiO<sub>2</sub>/Si substrate using a thermal evaporator. Then, a composite solution made with PS:PCBM dissolved in chlorobenzene was spin coated to form the memory layer (see Figure 1b). After a soft-baking of the samples, the contact pads of the Al bottom electrodes were exposed by sobbing with an acetone-soaked Q-tip cotton swab. After a hard-baking of the samples on a hot plate at 120 °C for 60 min, Au (30 nm thick) was deposited on the top electrodes. As a result, memory cells with a size of 100  $\mu$ m × 100  $\mu$ m were fabricated (see the Experimental Section for more details). Figure 1c shows the cross-sectional transmission electron microscope (TEM) image of a memory cell, indicating a well-defined PS:PCBM memory layer with a thickness of ≈40 nm, without any noticeable penetration of metals (Au and Al) into the layer.

The memory devices showed a typical unipolar behavior with the NDR. **Figure 2a** shows a representative current-voltage (*I*–V) curve of a PS:PCBM ORRAM device. The SET process consisted of sequential forward and reverse voltage scans between 0 and 5 V. Note that the bottom Al electrode was grounded and a bias voltage was applied at the top Au electrode. The resistive state changed from a high resistance state (HRS; OFF state) to a low resistance state (LRS; ON state) at the threshold voltage in a range of 3–4 V during the voltage sweep in the SET process. The LRS was maintained even when the applied voltage was removed, exhibiting nonvolatile memory characteristics. The RESET process consisted of a single voltage sweep from 0 to 12 V, in which the current decreased after  $\approx$ 4 V and showed the NDR behavior. When the applied voltage was



Figure 2. a) A representative current–voltage graph of a PS:PCBM memory device. b) A representative current–stress time curve under a constant voltage stress, V<sub>stress</sub>, of 2.7 V.



FUNCTIONAL MATERIALS www.afm-journal.de



**Figure 3.** a) Selected current-stress time curves from 100 cycles (shown as different colors) of time-dependent current measurements in the same device under  $V_{\text{stress}}$  of 2.7 V.  $I_{\text{set}}$  was chosen as a reference current value for the device in the ON state. The time taken for the device current to reach  $I_{\text{set}}$ ,  $t_{\text{turn-on}}$ , were read from the points represented as the circular marks for each  $I_{\text{set}}$  of 0.8 mA (circles) and 2.0 mA (shadowed circles). b) The cumulative probability of the time taken for the device current to reach  $I_{\text{set}}, t_{\text{turn-on}}$ , under  $V_{\text{stress}}$  of 2.7 V with  $I_{\text{set}}$  of 0.8 and 2.0 mA (see the circular marks in (a) for the corresponding data). The horizontal dotted line of 63.2% can be used to read characteristic times,  $\tau$ .

removed at around 12 V, the memory device turned back to HRS. The memory devices could endure over 500 cycles of ON/OFF switching cycles and maintain the memory states for longer than  $10^4$  s (see Figure S1, Supporting Information, for more details).

Generally, to turn the memory devices from the HRS to LRS, a voltage pulse with the magnitude above a certain voltage is applied. Threshold voltage is commonly determined as a voltage at which the current abruptly increases in the currentvoltage sweep scans. When memory devices are operated in the voltage pulse mode, a certain duration of voltage pulse is required to turn on the memory devices. In our previous study, we observed that the smaller the applied voltage, the longer the minimum time required to turn on the memory devices.<sup>[23]</sup> Here, one may expect that the turn-on process could occur even when the applied voltage is below the threshold voltage, provided that one applies the voltage for a long enough time. Thus, we measured the current over time while applying a constant voltage stress ( $V_{\rm stress}$ ) of an arbitrarily chosen value of 2.7 V (below the threshold voltage; see Figure 2a). We observed that the current under  $V_{\text{stress}}$  irregularly increased with several steps over time (see Figure 2b). After several step increases, the current ultimately reached 2.0 mA (set as the compliance) which is the expected current of ON state.

After the current reached the compliance, the RESET process described above was conducted to confirm the reversibility of the switching event. The memory device showed the same I-V curve of the RESET process shown in Figure 2a and turned off (see Figure S2b, Supporting Information). This means that the state of the memory device could change from the OFF to ON state under  $V_{\text{stress}}$  below the threshold voltage and that this process is effectively the same as the SET process. Here, we could infer that the threshold voltage is not a fixed value but is a variable that depends on the voltage stress-time.

The current steps revealed the existence of multiple intermediate resistive states (IRSs) before reaching the ON state. In order to check the stability of the IRS, we manually removed the stress voltage while at the IRS. We found that the IRS was stable and that the resistance value of the IRS corresponded to the value just before the stress voltage was removed (see Figure S2, Supporting Information).

We repeated the measurement shown in Figure 2b in multiple cycles while applying the same  $V_{\text{stress}}$  of 2.7 V in the same device to investigate the statistical relevance of the results, as shown in Figure 3a. All the current curves increased stepwise; however, the time difference between the steps and the height of the steps were all different. In some cycles, the current reached the compliance in a few seconds, whereas in other cycles, the current reached the compliance after 1000 s. Also, in some cycles, the current reached the compliance in one current step, while other cycles showed several current steps before reaching the compliance. Therefore, the turn-on time values have a finite distribution which indicates a probabilistic nature of the turn-on process. This means that the device does not turn on deterministically after a specific voltage or energy requirement is met.<sup>[23]</sup> It is also obvious that the turnon process occurs through discrete events in which the current abruptly changes. The percolation conducting path models<sup>[13,16]</sup> may explain the experimental results above. Every step increase in the current may represent a new current path formation. Each current path has a different resistance, which is reflected in the different heights of the current steps.

For a deeper understanding of the turn-on process, we collected the time,  $t_{turn-on}$ , taken to reach a specific current value,  $I_{\text{set}}$  (see Figure 3a), by conducting the same measurements for different V<sub>stress</sub>. We ran 100 measurement cycles for different  $V_{\text{stress}}$  varying from 2.7 to 3.2 V with an interval of 0.1 V and we read  $t_{turn-on}$  values for six different  $I_{set}$  values of 0.2, 0.4, 0.8, 1.2, 1.6, and 2.0 mA. Figure 3b shows two representative cumulative probability graphs of  $t_{\rm turn \text{-}on}$  values which were measured at  $V_{\rm stress}$  of 2.7 V and  $\mathit{I}_{\rm set}$  of 0.8 and 2.0 mA. The two graphs look similar, but the graph for  $I_{set}$  of 0.8 mA shifted to the smaller  $t_{\rm turn-on}$  direction compared to the graph for 2.0 mA. This is because if one sets a smaller  $I_{set}$ , the memory device will reach the ON state earlier at a given V<sub>stress</sub>. A complete data set of cumulative probability distributions for different  $V_{\rm stress}$  and  $I_{\rm set}$ values can be found in Figures S3 and S4 (Supporting Information). Note that we observed no significant device degradation throughout the cycles because  $t_{turn-on}$  showed no dependence on the number of cycles. For example, the  $t_{turn-on}$  for the second cycle was  $\approx 120$  s, whereas the  $t_{turn-on}$  for the 50th and the 100th cycles was ≈700 and ≈100 s, respectively (see Figure 3a,b). The







**Figure 4.** A linear fitting for the Weibull plots of  $t_{turn-on}$  a) under  $V_{stress}$  of 2.7 V with six different  $I_{set}$  and b) under six different  $V_{stress}$  with  $I_{set}$  of 2.0 mA. The slopes of the fitted lines indicate the shape parameter,  $\beta$ , of the Weibull distribution. The insets in (b) are schematic representation of different networks of the current paths formed under different  $V_{stress}$ .

probabilistic nature of the time–dependent switching event can be analyzed by fitting the distribution of  $t_{turn-on}$  values with the Weibull distribution. The Weibull distribution is one of the extreme value distributions<sup>[24]</sup> which has been widely used as an empirical law for describing the electrical breakdown phenomenon of a variety of insulators ranging from oxides to polymers via percolation leakage paths.<sup>[18–22]</sup> The following equation relates the cumulative probability of  $t_{turn-on}$  according to the Weibull distribution

$$F(t) = 1 - \exp\left(-\left(\frac{t}{\tau}\right)^{\beta}\right)$$
(1)

where  $\beta$  is the shape parameter and  $\tau$  is the characteristic turnon time. In order to assess whether our experimental data follow the Weibull distribution, we plotted a linearized form of *F*, defined as  $W = \ln (-\ln (1 - F))$  as a function of  $t_{turn-on}$ . **Figure 4**a,b shows that the plots of  $t_{turn-on}$  values for various  $I_{set}$ (under a constant  $V_{stress}$ ) and for various  $V_{stress}$  (under a constant  $I_{set}$ ) can all be fitted linearly. The slopes of these linear lines represent  $\beta$  which is related to the width of the distribution of  $t_{turn-on}$ , i.e., a larger  $\beta$  represents a narrower distribution of  $t_{turn-on}$  for a given  $\tau$ .

We investigated the physical meaning of  $\beta$  and  $\tau$  in the switching process by analyzing their dependence on V<sub>stress</sub> and  $I_{\text{set}}$ . Figure 4a shows that  $\beta$  has a little dependence on  $I_{\text{set}}$  since the lines for different  $I_{\rm set}$  were fitted linearly with similar slopes (shown explicitly in Figure S5a, Supporting Information). On the other hand,  $\beta$  changed depending on  $V_{\text{stress}}$ ;  $\beta$  increased as  $V_{\text{stress}}$  increased (Figure 4b). The fitted  $\beta$  varied from 0.88 at  $V_{\rm stress}$  of 2.7 V to 2.00 at 3.2 V. A complete set of data for  $\beta$  at different V<sub>stress</sub> and I<sub>set</sub> is shown in Figure S5 (Supporting Information). The change of  $\beta$  with respect to  $V_{\text{stress}}$  may indicate the nature of the resistive switching process in the memory devices. The best analogy can be taken from the percolation model for an electrical breakdown in insulating polymers,<sup>[19,25,26]</sup> which has been explained as either a percolation-like breakdown or a filamentary-like breakdown.<sup>[27,28]</sup> The insets of Figure 4b show the schematics that represent two different resulting networks of the device in LRS. The percolation current path formation may have a preferred direction of formation according to the direction of the applied electric field. When V<sub>stress</sub> becomes larger, the percolation current path formation is more directional along the field, which would tend to form more localized current paths. This is reflected in the higher value of  $\beta$  at larger  $V_{\text{stress}}$ .

We now investigate the physical meaning of  $\tau$  by analyzing its dependence on  $V_{\text{stress}}$  and  $I_{\text{set}}$ .  $\tau$  is calculated from the linear fitting of the linearized Weibull distribution plot in Figure 4a according to Equation (1). **Figure 5**a shows how  $\tau$  changes with  $I_{\text{set}}$  under different  $V_{\text{stress}}$ . Obviously, the larger the  $I_{\text{set}}$ , the larger the  $\tau$ . The relationship between  $\tau$  and  $I_{\text{set}}$  seems linear. Note that  $\tau$  is a representative value of  $t_{\text{turn-on}}$ , which is the value at 63.2% in the cumulative distribution of  $t_{\text{turn-on}}$ . The  $\tau$  values are indicated by the arrows in Figure 3b.  $\tau$  could be considered similar to the mean value of all  $t_{\text{turn-on}}$  values. The apparent relationship between  $\tau$  and  $I_{\text{set}}$  indicates that the irregular current increases observed in Figure 3a are not completely random but follow a particular statistical behavior. We can connect this result to the rate of the current increase at a given time, R,

which can be represented as  $R = \frac{\Delta I_{set}}{\Delta \tau}$ . Since  $\tau$  increases linearly with  $I_{set}$ , R can be simply reduced to  $R = \frac{\Delta I_{set}}{\Delta \tau} \cong \frac{I_{set}}{\tau}$ . Thus, R is constant for the OFF state and all the IRSs when  $V_{stress}$  is constant. On the other hand, we observed that the current did not increase any more when it reached a specific current value of the ON state, even though  $V_{stress}$  was applied for a long time (see Figure S6, Supporting Information). This means that R is constant during the turn-on process until the device reaches the maximum current state beyond which R changes to zero.

Figure 5a shows that the slopes of the  $I_{\rm set}$  versus  $\tau$  graphs increased as the  $V_{\rm stress}$  increased, which means that the Rincreased with  $V_{\rm stress}$ . The current increase over time can be interpreted as a formation of new current paths. This indicates that the current path formation rate was faster for larger  $V_{\rm stress}$  since  $I_{\rm set}$  increased rapidly with  $\tau$  for large values of  $V_{\rm stress}$ . Figure 5b shows the same data as Figure 5a but it displays a direct dependence of  $\tau$  on  $V_{\rm stress}$ . When  $V_{\rm stress}$  linearly increased,  $\tau$  exponentially decreased. This means that the current path formation rate exponentially depends on  $V_{\rm stress}$  (see the inset of Figure 5b).

There are theoretical models which account for timedependent dielectric breakdown that could be seen analogous to our observation.<sup>[29-32]</sup> Although we cannot specify which model www.advancedsciencenews.com



**Figure 5.** Dependence of the characteristic turn-on time,  $\tau$ , on a)  $I_{set}$  under different  $V_{stress}$  and b)  $V_{stress}$  for different  $I_{set}$ . The calculated errors in  $\tau$  are too small to be shown in the graph. The inset in (b) shows the dependence of the rate of current increase over time, R, on  $V_{stress}$ . c) A schematic representation of the overall turn-on process under a constant  $V_{stress}$  evolving from HRS (left) to LRS (right).

fully matches our data due to the limited range of  $V_{\text{stress}}$ , the common feature of the existing models (e.g.,  $\tau \propto \exp(-\sqrt{E})$ ,<sup>[27]</sup>  $\tau \propto \exp(1/E)$ ,<sup>[29]</sup> and  $\tau \propto \exp(-E)$ ,<sup>[33]</sup> where *E* is the electric field) is that they are all based on the electric breakdown via percolation current paths.

On the other hand, the exponential dependence of  $\tau$  on E is highly relevant for the memory device operation, especially in writing and reading processes via voltage pulse operation. Our results predict that  $\tau$  is 5.49  $\times$  10<sup>10</sup> s for V<sub>stress</sub> of 0.3 V which is a reading voltage used for the device. During the reading operation of the OFF state, the probability of turn-on is  $1.02 \times 10^{-9}$ % for a reading voltage pulse of 0.3 V with a pulsewidth of 1 ms. This is why the memory devices are highly unlikely to turn on during the reading operation at 0.3 V. On the other hand,  $\tau$  is predicted to be  $1.91 \times 10^{-4}$  s for  $V_{\text{stress}}$  of 4.5 V. The probability of turn-on is 99.8% for a voltage pulse of 4.5 V with a pulse-width of 0.5 ms (see Section 7 in the Supporting Information for more details). Unfortunately, these values cannot represent all the PS:PCBM memory devices since the auvalue is different for each device. In the worst case, the  $\tau$  value is different by 2 orders of magnitude among the devices (see Figure S8, Supporting Information). Even after considering the device variation, the results from this work confirm the conclusion from our previous study which demonstrated that voltage pulses of the magnitude 4.5 V and the widths from 5 to 30 ms were sufficient to turn on the memory devices.<sup>[23]</sup> Therefore, our discovery of the probabilistic nature of the turn-on process enables us to provide guidelines on developing suitable pulseoperation protocols. This allows us to gain a greater control of the device operation by predicting the turn-on probability of the memory devices for various applied voltages and pulse-time-widths, which, in turn, can even be used to justify the previously reported 'trial-and-error' method of operating the devices.

Throughout the discussion, we have not identified the microscopic nature of the percolated conducting paths in the PS:PCBM memory device. Although we cannot provide a complete information on the composition, we have conducted further experiments to investigate the temperature–dependent charge transport and the environmental effect on the switching process in order to exclude some of the possible candidates (see Section 9 in the Supporting Information for details). Our analysis suggests that the conducting paths are composed of carbon-rich regions formed by pyrolysis between which tunneling-based conduction occurs.

Now, we suggest an overall picture of the turn-on process. During the SET process, a trap-limited conduction occurs in the highly resistive HRS (see 'HRS' in Figure 5c) which begins to initiate the formation of carbon-rich regions via Joule heating-induced pyrolysis. As a result, some of the carbon-rich regions become strongly connected which forms a current path in which the tunneling transport occurs, whereas other current paths remain weakly connected. This results in a slightly lower overall resistance and the current in the device is dominated by the well-connected current paths. The device becomes fully ON (i.e., LRS) when more carbon-rich areas are generated to form a larger number of strongly connected current paths ('LRS' in Figure 5c).

In order to check whether the probabilistic nature of the resistive switching process is universal for other active







Figure 6. A linear fitting for the Weibull plots of  $t_{turn-on}$  with the memory devices made of three other materials: a) PS, b) PMMA, and c) Al<sub>2</sub>O<sub>3</sub> with Au NPs.

materials, we conducted the same tests on three different materials: PS, poly(methyl methacrylate) (PMMA), and Al<sub>2</sub>O<sub>3</sub> with Au nanoparticles (NPs). The memory devices with the different active materials also turned on under a constant V<sub>stress</sub> below the threshold voltage, showing similar behaviors of the stepwise current increase (see Figures S12-S14, Supporting Information). The measured  $t_{turn-on}$  values of the memory devices made of all the different active materials could also be described by the Weibull distribution, as shown in Figure 6. The exponential dependence of  $\tau$  and R with  $V_{\text{stress}}$  was also consistently observed for the different materials of PS, PMMA, and Al<sub>2</sub>O<sub>3</sub> with Au NPs (see Figure S15, Supporting Information), which supports the percolated network model, like in PS:PCBM. Therefore, our results show that the different materials all show a probabilistic formation of percolated conducting paths. The observation implies the underlying common resistive switching properties in the different materials with different materialistic properties (i.e., varying from organic insulators, organic nanocomposites to inorganic insulators), as expected from the similar I-V curves of the memory devices (see Figures S12-S14, Supporting Information).

However, our results also reveal subtle differences between the resistive switching in the different material systems. The shape parameter,  $\beta$ , was found to be different for different materials which reflect different shapes of the percolation network of the conducting paths. For example, the correlation of  $\beta$  to the properties of the percolation network is seen clearly in the case of PMMA (Figure 6b), which shows degradation after the 11th cycle. After the degradation, the OFF current increases by an order of magnitude which may be due to the remaining strongly connected current paths. Concurrently,  $\beta$ increases sharply by an order of magnitude which indicates the formation of more localized conducting paths around these remaining strongly connected current paths, after the degradation. Although the change in  $\beta$  with respect to  $V_{\text{stress}}$  was similar for the devices with PS and PMMA cases, in the case of  $Al_2O_3$  with Au NPs, the dependence of  $\beta$  on  $V_{\text{stress}}$  was not clear. A similar independency of  $\beta$  on  $V_{\text{stress}}$  has been previously reported for time-dependent dielectric breakdown measurements of inorganic gate dielectric materials for field-effect transistors.[18,34]

Our results demonstrate that both the experimental and statistical analysis techniques used for investigating timedependent resistive switching behaviors can be applied to various material systems. This, combined with further experiments to identify the microscopic origin of the conducting paths, will be a powerful tool for understanding the resistive switching mechanism in memory devices.

### 3. Conclusion

We investigated the time-dependent turn-on phenomena of unipolar resistive memory devices by performing voltage-stress measurements. The turn-on time was observed to have a finite distribution which reflects an intrinsic probabilistic nature of the turn-on process. By statistically analyzing the turn-on time distribution, we found that the current paths formed a percolation network with shape properties and formation rate, both of which vary significantly with the stress voltage. Our results could be applied to estimate the turn-on probability of the memory devices during writing and reading processes via the pulse operation, which strengthens the practical relevance of this study for developing suitable operation protocols for unipolar resistive memory devices. We discovered that the probabilistic nature of the percolated conducting paths formation was shared between unipolar resistive memory devices with different active materials (PS, PMMA, and Al<sub>2</sub>O<sub>3</sub> with Au NPs). Our results indicate that controlling these percolation current paths could enhance the electrical stability of the memory devices, which would be a key element for making practical memory devices. The analysis based on the Weibull statistics presented in this study may also be applicable for investigating the resistive switching properties of various other types of resistive memories.

### 4. Experimental Section

Device Fabrication: Al bottom electrodes with line-widths of 100  $\mu$ m and a thickness of 30 nm were deposited by thermal evaporation through a shadow mask on cleaned SiO<sub>2</sub>/Si substrates. UV-ozone was illuminated to clean the substrate and enhance the film quality of spin-coated PS:PCBM. Four different materials were used as the active layer—PS:PCBM, PS, PMMA, and Al<sub>2</sub>O<sub>3</sub> with Au NPs. PS:PCBM and PS were made from solution mixtures of 32 mg of PS and 2.5 mg of PCBM dissolved in 4 mL of chlorobenzene and 8 mg of PS dissolved in 1 mL of chlorobenzene, respectively. The solutions were spin coated onto the bottom electrodes in ambient conditions and at a rate of 2000 rpm for 40 s. Then, the samples were soft-baked at 60 °C for 10 min. The contact pads of the bottom electrodes were exposed by an acetone-soaked Q-tip cotton swab. The samples were hard-baked at 120 °C for 60 min.



The PMMA layers were made from a solution of 1% of PMMA with the molecular weight of 950 000 dissolved in anisole. The solution was spin coated onto the bottom electrodes at the rate of 4000 rpm for 40 s. After the exposure of the contact pads for contact with the swab, the samples were baked at 120 °C for 1 min. In case of the stacked layers of Al<sub>2</sub>O<sub>3</sub>/Au NPs/Al<sub>2</sub>O<sub>3</sub>, the three layers were sequentially deposited through the same shadow mask by an electron beam evaporator. The thicknesses of the active layers were ≈40 nm for PS:PCBM, ≈40 nm for PS, ≈40 nm for PMMA, and 20 nm/2 nm/20 nm for Al<sub>2</sub>O<sub>3</sub>/Au NPs/Al<sub>2</sub>O<sub>3</sub> layers. The top gold electrodes with line-widths of 100 µm and a thickness of 30 nm were deposited through a shadow mask by electron beam evaporation for all the devices. The memory cell size was defined as 100 µm × 100 µm.

Device characterization: All the electrical measurements were performed in a vacuum environment ( $\approx 10^{-3}$  Torr) with a semiconductor parameter analyzer (Keithley 4200 SCS). The scan rate of the voltage sweep in *I*–V measurements was typically 0.54 V s<sup>-1</sup>. The bias voltage was applied to Au top electrode while the Al bottom electrode was grounded. One cycle of the measurement was defined as a set of the current-stress-time scans from 2.7 to 3.2 V (i.e., 2.7 V stress, RESET, 2.8 V stress, RESET, ..., 3.2 V stress, and then RESET). In overall, 100 cycles of the voltage stress measurement were conducted for the PS:PCBM devices. The purpose of the measurement sequence was to reduce the systematic errors related to the voltage stress effect (e.g., device degradation).

# **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

### Acknowledgements

The authors appreciate the financial support of the National Creative Research Laboratory program (Grant No. 2012026372) through the National Research Foundation of Korea (NRF) funded by the Korean Ministry of Science and ICT.

# **Conflict of Interest**

The authors declare no conflict of interest.

# Keywords

organic memory devices, time-dependent resistive switching, unipolar resistive memory devices, Weibull distribution

Received: February 12, 2018 Revised: May 25, 2018 Published online: July 12, 2018

[1] H. E. Katz, J. Huang, Annu. Rev. Mater. Res. 2009, 39, 71.

[2] T. W. Kelley, P. F. Baude, C. Gerlach, D. E. Ender, D. Muyres, M. A. Haase, D. E. Vogel, S. D. Theiss, *Chem. Mater.* 2004, *16*, 4413.



### www.afm-journal.de

- [3] T. Lee, Y. Chen, MRS Bull. 2012, 37, 144.
- [4] C. Wang, P. Gu, B. Hu, Q. Zhang, J. Mater. Chem. C 2015, 3, 10055.
- [5] B. Cho, S. Song, Y. Ji, T. W. Kim, T. Lee, Adv. Funct. Mater. 2011, 21, 2806.
- [6] S. Goswami, A. J. Matula, S. P. Rath, S. Hedström, S. Saha, M. Annamalai, D. Sengupta, A. Patra, S. Ghosh, H. Jani, S. Sarkar, M. R. Motapothula, C. A. Nijhuis, J. Martin, S. Goswami, V. S. Batista, T. Venkatesan, *Nat. Mater.* **2017**, *16*, 1216.
- [7] S. Song, B. Cho, T. W. Kim, Y. Ji, M. Jo, G. Wang, M. Choe, Y. H. Kahng, H. Hwang, T. Lee, Adv. Mater. 2010, 22, 5048.
- [8] Y. Song, J. Jang, D. Yoo, S.-H. Jung, H. Jeong, S. Hong, J.-K. Lee, T. Lee, J. Nanosci. Nanotechnol. 2016, 16, 6350.
- [9] T. W. Kim, D. F. Zeigler, O. Acton, H. L. Yip, H. Ma, A. K. Y. Jen, Adv. Mater. 2012, 24, 828.
- [10] T.-W. Kim, H. Choi, S.-H. Oh, G. Wang, D.-Y. Kim, H. Hwang, T. Lee, Adv. Mater. 2009, 21, 2497.
- [11] L. D. Bozano, B. W. Kean, M. Beinhoff, K. R. Carter, P. M. Rice, J. C. Scott, Adv. Funct. Mater. 2005, 15, 1933.
- [12] S. Nau, S. Sax, E. J. List-Kratochvil, Adv. Mater. 2014, 26, 2508.
- [13] Y. Song, H. Jeong, J. Jang, T.-Y. Kim, D. Yoo, Y. Kim, H. Jeong, T. Lee, ACS Nano 2015, 9, 7697.
- [14] Y. Busby, S. Nau, S. Sax, E. List-Kratochvil, J. Novak, R. Banerjee, F. Schreiber, J.-J. Pireaux, J. Appl. Phys. 2015, 118, 075501.
- [15] C. Wolf, S. Nau, S. Sax, Y. Busby, J.-J. Pireaux, E. J. List-Kratochvil, Jpn. J. Appl. Phys. 2015, 54, 120301.
- [16] Y. Song, H. Jeong, S. Chung, G. H. Ahn, T.-Y. Kim, J. Jang, D. Yoo, H. Jeong, A. Javey, T. Lee, *Sci. Rep.* **2016**, *6*, 33967.
- [17] W. Weibull, J. Appl. Mech. 1951, 103, 293.
- [18] C. Monsérié, P. Mortini, G. Pananakakis, G. Ghibaudo, Microelectron. J. 1993, 24, 353.
- [19] J. Stathis, J. Appl. Phys. 1999, 86, 5757.
- [20] G.-H. Buh, I. Hwang, B. H. Park, Appl. Phys. Lett. 2009, 95, 142101.
- [21] T. K. Wong, *Materials* **2012**, *5*, 1602.
- [22] Q. Wu, B. Yin, K. Zhou, J. Wang, J. Gao, presented at Semiconductor Technology Int. Conf. (CSTIC), China, March 2017.
- [23] J. Jang, Y. Song, D. Yoo, K. Cho, Y. Kim, J. Pak, M. Min, T. Lee, Adv. Electron. Mater. 2015, 1, 1500186.
- [24] L. A. Dissado, IEEE Trans. Dielectr. Electr. Insul. 2002, 9, 860.
- [25] K. Wu, L. A. Dissado, T. Okamoto, Appl. Phys. Lett. 2004, 85, 4454.
- [26] P. M. Duxbury, P. L. Leath, J. Phys. A: Math. Gen. 1987, 20, L411.
- [27] K. Wu, Y. Wang, Y. Cheng, L. A. Dissado, X. Liu, J. Appl. Phys. 2010, 107, 064107.
- [28] K. Wu, Y. Cheng, J. Appl. Phys. 2007, 101, 064113.
- [29] L. Zhao, Z. Tőkei, K. Croes, C. J. Wilson, M. Baklanov, G. P. Beyer, C. Claeys, Appl. Phys. Lett. 2011, 98, 032107.
- [30] J. Lloyd, E. Liniger, T. Shaw, J. Appl. Phys. 2005, 98, 084109.
- [31] R. S. Achanta, J. L. Plawsky, W. N. Gill, *Appl. Phys. Lett.* **2007**, *91*, 234106.
- [32] P. D. Beale, P. M. Duxbury, Phys. Rev. B 1988, 37, 2785.
- [33] P. E. Nicollian, Physics of Trap Generation and Electrical Breakdown in Ultra-thin SiO<sub>2</sub> and SiON Gate Dielectric Materials, University of Twente, Enschede, The Netherlands 2007.
- [34] A. Martin, P. O'Sullivan, A. Mathewson, *Microelectron. Reliab.* **1998**, 38, 37.