# Electrical Properties of Surface-Tailored ZnO Nanowire Field-Effect Transistors

Woong-Ki Hong, Gunho Jo, Soon-Shin Kwon, Sunghoon Song, and Takhee Lee

(Invited Paper)

*Abstract*—A review on the tunable electrical properties of ZnO nanowire field-effect transistors (FETs) is presented. The FETs made from surface-tailored ZnO nanowire exhibit two different types of operation modes, which are distinguished as depletion and enhancement modes in terms of the polarity of the threshold voltage. We demonstrate that the transport properties of ZnO nanowire FETs are associated with the influence of nanowire size and surface roughness associated with the presence of surface trap states at the interfaces as well as the surface chemistry in environments.

*Index Terms*—Field-effect transistor (FET), passivation, surface roughness, ZnO nanowire.

## I. INTRODUCTION

NE-DIMENSIONAL single-crystalline nanostructures of semiconducting metal oxides such as ZnO [1],  $In_2O_3$ [2], and  $SnO_2$  [3] have been extensively studied due to their potential use for future nanoelectronic device applications. Among these, ZnO nanostructures have attracted considerable attention due to their unique properties such as direct wide band gap ( $\sim$ 3.4 eV) and large exciton binding energy (60 meV) and their versatile applications such as field-effect transistors (FETs) [1], [4], [5], sensors [6]-[8], optoelectronic devices [9]-[11], solar cells [12], [13], and logic circuits [14]. In particular, since nanowire-based FETs are the fundamental element for nanoelectronics among these versatile applications, ZnO nanostructure-based FETs have been fabricated and extensively investigated in a typical back-gate configuration [1], [4], [5], [15], [16]. Such early studies of ZnO nanowire FETs have focused only on their device performance [15], [16], gas sensing application [6], [7], photodetection [10], [11], [17], and chemisorption/photodesorption [18], [19]. However, until now, there are not many studies on the role of geometric properties,

Manuscript received April 15, 2008; revised July 30, 2008. Current version published October 30, 2008. This work was supported in part by the Proton Accelerator User Program by the Ministry of Science and Technology of Korea, by the National Research Laboratory Program of the Korea Science and Engineering Foundation, and by the Program for Integrated Molecular System at GIST. The review of this paper was arranged by Editor M. Reed.

The authors are with the Department of Materials and Science Engineering, Gwangju Institute of Science and Technology, Gwangju 500-712, Korea (e-mail: wkhong@gist.ac.kr; jgh@gist.ac.kr; major98@gist.ac.kr; shsong@ gist.ac.kr; tlee@gist.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2008.2005156

surface states, and passivation on the transport properties of ZnO nanowire FETs, specifically on the influence of nanowire size and surface roughness associated with the presence of surface trap states at the interfaces. It is well known that interface roughness plays an important role in the electronic transport for transistors [20], [21], and in particular, the properties of nano-structures used as building blocks for the assembly of nanoscale devices strongly depend on their size and shape [22]–[25].

Therefore, it is essential to understand the surface-roughnessand size-dependent effects on the electronic transport properties of nanowire transistors. Moreover, since ZnO nanowires are strongly influenced by chemical environments [1], [6], [7], [18], [19], it is important to study on the passivation effects of the dielectric layer on the transport properties correlated to geometry and adsorbed species on the ZnO nanowires.

In this paper, we present the tunable electrical properties of FETs made from the surface-tailored ZnO nanowires that were grown on various substrates by a vapor transport method. We demonstrate that the transport properties of ZnO nanowire FETs are associated with the surface roughness of nanowires, nanowire size, and surface states and/or defects as well as the surface chemistry in environments. These explorations will give insights not only in understanding the transport properties but also in developing practically useful applications of nanowirebased devices.

### **II. EXPERIMENTAL PROCEDURE**

Surface-tailored ZnO nanowires having smooth and rough surface morphologies were grown on ZnO buffer-film-coated c-plane sapphire substrates with or without using Au catalysts by a vapor transport method. As it has been reported elsewhere in detail [26], the surface-tailored ZnO nanowires were grown on various substrates: 1) an undoped ZnO film with Au catalyst (denoted as Au-ZnO) or without Au catalyst (denoted as ZnO); 2) a gallium-doped ZnO film with Au catalyst (denoted as Au-GZO) or without Au catalyst (denoted as GZO); 3) an aluminum-doped ZnO film with Au catalyst (denoted as Au-AZO) or without Au catalyst (denoted as AZO); and 4) an Au-coated sapphire (denoted as Au-sapphire) substrate. The size, surface morphology, and crystal structure of the ZnO nanowires were characterized using field emission scanning electron microscopy (FESEM) and transmission electron microscopy (TEM). The average diameters of the ZnO nanowires were found to be approximately 84, 90, 86, 112, 108, 89, and 113 nm for the nanowires grown on Au-ZnO, ZnO, Au-GZO, GZO, Au-AZO, AZO, and Au-sapphire substrates, respectively. Here, the average diameter of each type of nanowire was determined statistically from FESEM images of roughly 100 different nanowires grown on each different type of substrate. The photoluminescence (PL) mapping system (RPM2000 model, Accent Opt. Tech., U.K.) with a 325-nm He-Cd laser (4.6 mW) as an excitation source was used to study the luminescence properties of the ZnO nanowires at room temperature. In particular, in order to eliminate signals coming from the ZnO buffer films themselves, ZnO nanowires were transferred from the growth substrates to silicon wafers, and the PL spectra were obtained from the ZnO nanowires transferred on silicon wafers. Note that the PL spectra were obtained from the average values of individual signals acquired from 13 different positions on each ZnO nanowire-transferred wafer. In addition, in order to perform statistical analysis of the electronic transport characteristics of surface-tailored ZnO nanowires, a total of 327 nanowire FET devices were fabricated and characterized: 48 FETs of nanowires grown on Au-ZnO, 41 FETs of nanowires grown on ZnO, 54 FETs of nanowires grown on Au-GZO, 55 FETs of nanowires grown on GZO, 58 FETs of nanowires grown on Au-AZO, 51 FETs of nanowires grown on AZO, and 59 FETs of nanowires grown on the Au-sapphire substrate. A detailed description of the fabrication of ZnO nanowire FET devices has been reported elsewhere [26]. These nanowire FET devices were passivated by poly(methyl methacrylate) (PMMA) to eliminate the influence of water or gas molecules in ambient air on ZnO nanowire FETs and to improve the FET performance by enhancing the gate-coupling effects. We also studied on the electrical properties of ZnO nanowire FET devices before and after PMMA passivation. The electronic transport characteristics of the ZnO nanowire FETs were investigated using a semiconductor parameter analyzer (HP4155C) at room temperature.

## **III. RESULTS AND DISCUSSION**

## A. Structural and Optical Properties of ZnO Nanowires

The representative TEM images of surface-tailored ZnO nanowires are shown in Fig. 1. The low-magnification [Fig. 1(a) and (b)] and high-resolution TEM images [Fig. 1(c) and (d)] show two different types of ZnO nanowires, one with a smooth surface [Fig. 1(a) and (c)] and the other with a rough surface [Fig. 1(b) and (d)]. Insets of Fig. 1(c) and (d) are selected-area electron diffraction (SAED) patterns obtained from the lattice fringes of ZnO nanowires. These SAED patterns and other electron diffraction patterns taken from the entire nanowire structure (not shown here) indicate that both smooth and rough ZnO nanowires are single crystalline with a preferred growth direction of [0001] and corresponding lattice fringes of 0.52 nm. Moreover, no distinctive difference of crystal quality was found between the edges of the rough nanowires and those of the smooth nanowires. However, the degree of the surface roughness of the nanowires from these TEM images could be estimated in the following two ways: 1) the "absolute" roughness, which can be defined as the difference of the arithmetic



Fig. 1. Low-magnification TEM images of (a) smooth ZnO nanowire grown on Au–sapphire substrate and (b) rough ZnO nanowire grown on Au–GZO substrate. The scale bar is 20 nm. High-resolution TEM images of (c) smooth ZnO nanowire and (d) rough ZnO nanowire. Insets of (c) and (d) show SAED patterns.

mean values of the maximum and minimum diameters of the corrugated nanowires, and 2) the "relative" roughness, which can be defined as the absolute roughness divided by the average diameters of the rough nanowires. In these ways, we found the {absolute and relative roughness} as {6.4 nm and 7.7%}, {6.6 nm and 7.3%}, {7 nm and 8.2%}, and {5.8 nm and 6.5%} for the rough nanowires grown on Au–ZnO, ZnO, Au–GZO, and AZO, respectively. Although the size-dependent growth mechanism of ZnO nanowires with smooth and rough surfaces grown on different substrates is not yet clearly understood, ZnO nanowires with distinctive surface roughness and diameter size can be grown due to various effects, which include nanocatalyst composition [27], interfacial layer [28], surface charge [29], surface roughness [30], surface strain [30], tensile stress [31], and Zn supersaturation variation [32].

Fig. 2(a) shows the PL spectra measured at room temperature for two different types of ZnO nanowires grown on various substrates. As shown in Fig. 2(a), the PL emissions of both smooth and rough ZnO nanowires consist of two main bands; one is the near bandedge excitonic related ultraviolet (UV) emission band, and the other is the broad deep-level (DL)related emission (or defect emission) in the visible range. The DL-related emission is determined by the surface states and/or the surface defects [33]–[37]. For the rough ZnO nanowires with relatively smaller diameters, the DL-related emission is strong and the UV emission becomes relatively weak, whereas for the smooth ZnO nanowires with relatively larger diameters, the DL-related emission is weak and the UV emission becomes relatively strong. Fig. 2(b) shows the relationship between the integrated intensity ratios of UV emission to DL-related emission  $(I_{\rm UV}/I_{\rm DL})$  of the PL spectra of the ZnO nanowires [shown in Fig. 2(a)] and the nanowire diameter. Although the smooth and rough ZnO nanowires have both UV emission and DL-related emission peaks, the intensity ratios  $I_{\rm UV}/I_{\rm DL}$  are



Fig. 2. (a) PL spectra of the ZnO nanowires grown on various substrates. (b) PL intensity ratios  $I_{\rm UV}/I_{\rm DL}$  with a fitting curve as a function of the average diameter of ZnO nanowires.

very different between rough and smooth ZnO nanowires, as shown in Fig. 2(b). Smooth ZnO nanowires with relatively larger diameters exhibited larger  $I_{\rm UV}/I_{\rm DL}$  ratios than rough ZnO nanowires with relatively smaller diameters. Since the DLrelated emission is a surface-related process, it reveals that the ZnO nanowires with large  $I_{\rm UV}/I_{\rm DL}$  ratios have a low density of surface states and/or defects, whereas those with small  $I_{\rm UV}/I_{\rm DL}$  ratios have a high density of surface states and/or defects [33]–[37]. Therefore, the PL spectra and the  $I_{\rm UV}/I_{\rm DL}$ ratios are influenced by the surface effects and the diameter size of nanowires. The  $I_{\rm UV}/I_{\rm DL}$  ratios can be fitted using the surface-recombination-layer approximation model with the following [33]:

$$\frac{I_{\rm UV}}{I_{\rm DL}} = C \left( \frac{(D/2)^2}{2(D/2)t - t^2} - 1 \right) \tag{1}$$

where C is an approximation constant related to a collection efficiency difference at wavelengths of UV emission and DLrelated emission peaks, D is the nanowire diameter, and t is a surface recombination thickness [33]. The thickness of the surface recombination layer (t) was assumed to be 30 nm as the previously reported value [15], [38]. The optimized fitting curve obtained with (1) (using t = 30 nm and C = 1.05) is plotted as the dashed line in Fig. 2(b). This result implies that the contribution of the surface recombination to DL-related emission is predominant for smaller diameter nanowires, resulting in the increased surface effects [15], [34]-[37]. Moreover, according to the analysis of X-ray absorption near-edge structure spectra of the ZnO nanorods by Chiou et al. [39], the effect of surface states is enhanced when the diameter of ZnO nanorods is decreased. Therefore, the luminescence of ZnO nanowires is dependent on the surface roughness and the diameter size of nanowires, which indicates that the surface roughness and size of nanowires play an important role in the process leading to visible emission. Although the origin of broad visible emission as typical characteristics of ZnO materials is still controversial, the surface states and/or defects are responsible for the surfaceroughness- and size-dependent luminescence [15], [34]-[37]. These surface states and/or defects of ZnO materials can also introduce various defect energy levels inside the band gap of ZnO [40]-[44], so that the surface effects by such surface states and/or defects can influence the ZnO nanowire-based devices.

## *B. Electrical Properties of Surface-Tailored ZnO Nanowire FETs*

In order to study the influence of surface states and/or defects on the electrical properties of surface-tailored ZnO nanowires, we have examined the electrical characteristics using the nanowire FETs fabricated as a typical back-gated configuration. The electrical characteristics of ZnO nanowire FETs are shown in Figs. 3-5. Note that all the fabricated ZnO nanowire FETs were passivated by PMMA because ZnO nanowires are significantly affected by water or gas molecules in ambient air [45]-[47]. Fig. 3(a) and (b) shows the representative data of output characteristics (source-drain current versus voltage,  $I_{\rm DS}$ - $V_{\rm DS}$ ) and also transfer characteristics (source-drain current versus gate voltages,  $I_{DS}-V_G$ ), respectively, for an n-channel depletion-mode FET made from smooth ZnO nanowires. Moreover, Fig. 3(c) and (d) shows  $I_{\rm DS}$ - $V_{\rm DS}$  and  $I_{\rm DS}V_G$  characteristics, respectively, for an n-channel enhancement-mode FET made from rough ZnO nanowires. Both smooth and rough ZnO nanowires show typical n-type semiconductor behavior, which is due to intrinsic donor-type defects induced by deviations from stoichiometry [48], [49]. The  $I_{\rm DS}-V_G$  curve in Fig. 3(b) shows that the FET devices of smooth ZnO nanowires are in normally on-type n-channel depletion mode, which exhibits nonzero current at zero gate bias and negative threshold voltages [50]. On the contrary, FET devices made from rough ZnO nanowires show normally offtype n-channel enhancement-mode behavior, which has offcurrent status at zero gate bias and positive threshold voltages [50]. Both  $I_{\rm DS}$ - $V_{\rm DS}$  curves [Fig. 3(a) and (c)] show welldefined linear regions at low biases and saturation regions at high biases. This is in good agreement with the characteristics of ZnO nanobelt FETs with Ti/Au ohmic contacts [51]. The  $I_{DS}-V_G$  curve [Fig. 3(b)] shows that the threshold voltage  $V_{\rm th}$  is -2.96 V for depletion-mode FET, whereas the  $I_{\rm DS}-V_G$  curve [Fig. 3(d)] shows that the threshold voltage  $V_{\rm th}$  is 8.51 V for enhancement-mode FET. The  $I_{\rm DS}$ - $V_G$  plots in the semilogarithmic scale [insets of Figs. 3(b) and (d)] display an on/off current ratio as large as  $10^5 - 10^6$ . The negative threshold voltage is attributed to delocalized electrons from



Fig. 3.  $I_{\rm DS}-V_{\rm DS}$  and  $I_{\rm DS}-V_G$  curves for [(a) and (b)] n-channel depletion-mode FET of smooth ZnO nanowire and [(c) and (d)] n-channel enhancement-mode FET of rough ZnO nanowire. The insets of (b) and (d) show the semilogarithmic plots of the  $I_{\rm DS}-V_G$  curves displaying on/off current ratios as large as  $10^5-10^6$ .

nanowires.





Fig. 4. Transconductance  $(g_m)$  and field-effect mobility  $(\mu_{\rm FE})$  as a function of gate bias at  $V_{\rm DS} = 0.1$  V for (a) FET of smooth ZnO nanowire and (b) FET of rough ZnO nanowire.

shallow donors in the channel [Fig. 3(b)], whereas the positive

threshold voltage is attributed to deep traps in the channel or at

the interface [Fig. 3(d)] [52]. Therefore, the electrical proper-

ties of the smooth ZnO nanowires with relatively larger diame-

ters are quite different from those of the rough ZnO nanowires

with relatively smaller diameters due to the scattering or trapping of the conduction electrons at the interfaces and/or near the

surface of the ZnO nanowire. Note that the threshold voltage

is defined as the gate voltage obtained by extrapolating the li-

near portion of the transfer characteristics  $I_{DS}-V_G$  from the

point of maximum slope to zero drain current, in which the point of maximum slope is the point where transconductance  $(g_m = dI_{DS}/dV_G)$  is maximal [53].

transconductances  $(g_{m,\max})$  as a function of the average diameter of ZnO

Fig. 4(a) and (b) shows the plots of the corresponding transconductance  $(g_m = dI_{\rm DS}/dV_G)$  curves obtained from transfer characteristics  $I_{\rm DS}-V_G$  and the calculated mobility as a function of gate voltage for n-channel depletion- (smooth nanowire) and enhancement-mode (rough nanowire) FETs, respectively. The carrier mobility in the low field region is then related to the transconductance mobility, also called the



Fig. 6. (Top) Cross-sectional schematics across the electrodes, ZnO nanowire, and dielectric layers, and (bottom) the corresponding equilibrium energy band diagrams of nanowire FETs at  $V_G = 0$  V for (a) smooth and (b) rough ZnO nanowires.

field-effect mobility ( $\mu_{\rm FE}$ ). The field-effect mobility can be calculated by the following:

$$\mu_{\rm FE} = \frac{dI_{\rm DS}}{dV_G} \frac{L^2}{V_{\rm DS}C_G} \tag{2}$$

$$C_G = \frac{2\pi\varepsilon_r\varepsilon_0 L}{\cosh^{-1}\left(\frac{r+h}{r}\right)} \tag{3}$$

where  $C_G$  is the gate-nanowire capacitance, h is the gate oxide thickness (= 100 nm), r is the nanowire radius,  $\varepsilon_r$  is the dielectric constant of the gate insulating layer ( $\varepsilon_r = 3.9$  for SiO<sub>2</sub>),  $\varepsilon_0$  is the permittivity constant of vacuum, L is the nanowire channel length ( $\sim 4 \mu$ m), and  $V_{\rm DS} = 0.1$  V.

Fig. 5(a) and (b) shows the distribution of threshold voltages and the maximum transconductance versus average diameter of ZnO nanowires grown on various substrates, respectively. For the statistical analysis on the electrical characteristics of the surface-tailored ZnO nanowire FETs, we examined all 327 FETs of the ZnO nanowires grown on various substrates. As shown in Fig. 5(a), the smooth ZnO nanowires with relatively larger diameters have negative threshold voltages, exhibiting depletion-mode behavior, whereas rough ZnO nanowires with relatively smaller diameters have positive threshold voltages, exhibiting enhancement-mode behavior. This result indicates that the surface roughness and the diameter size of nanowires can have a significant influence on the operation mode of nanowire-based FET devices. In addition, the maximum transconductance above threshold voltage does not quite depend on the nanowire diameter and the surface roughness in our back-gate ZnO nanowire FETs as shown in Fig. 5(b).

The mechanism of different operation modes in relation with surface roughness, which is associated with the presence of surface trap states at the interfaces, is shown in Fig. 6. Fig. 6 shows the cross-sectional schematics [top figures in Fig. 6(a) and (b)] across the electrodes, ZnO nanowire, and dielectric layers with the corresponding equilibrium energy band diagram [bottom figures in Fig. 6(a) and (b)] of the ZnO nanowire FETs at  $V_G = 0$  V. Fig. 6(a) shows the case for smooth ZnO nanowire FETs, and Fig. 6(b) shows the case for rough ZnO nanowire FETs. For polycrystalline and single crystalline semiconductor materials, surface band bending can occur at grain boundaries and interfaces due to interfacial traps or potential [21], [54]-[61]. Therefore, the surface states and/or defects on single crystalline nanowires can act as trap sites at the interfaces, resulting in surface band bending due to Fermi level pinning [23], [59], [62], [63]. The carrier trap states at the interfaces are important in determining the operation modes of transistors [52]. The trapping of carrier electrons in the trap states can cause electron depletion in the channel, resulting in a gate threshold voltage shift and a conductance modulation. In particular, rough ZnO nanowires with relatively smaller diameters can have a more significant fraction of the surface depletion region in the nanowire channel due to electron traps in comparison with smooth ZnO nanowires.

Correspondingly, the tunable electrical properties of surfacetailored ZnO nanowire FETs can be explained by considering the surface band bending due to depletion of electron carriers at the PMMA/ZnO nanowire and/or ZnO nanowire/SiO<sub>2</sub> interfaces. Note that, for convenience of discussion and simplification of charge transport mechanism, we assumed the uniform charge and gate potential distribution for ZnO nanowires with circular cross sections. Considering depletion region (W) by surface band bending at the interfaces of SiO<sub>2</sub>/ZnO nanowire/PMMA, we can compare the geometrical diameter (D) with the nanowire effective diameter  $(D_{\text{eff}})$  by using the depletion approximation and charge neutrality condition [1], [55], [62], [64], [65], which can be estimated as

$$W = \sqrt{\frac{2\varepsilon_{\rm ZnO}\varphi_S}{eN_D}} \tag{4}$$

$$N_t = 2N_D W \tag{5}$$

$$D_{\rm eff} = D - 2\sqrt{\frac{2\varepsilon_{\rm ZnO}\varphi_S}{eN_D}} = D - \left(\frac{N_t}{N_D}\right) \tag{6}$$

where  $\varphi_S$  is the surface barrier potential, e is the electronic charge,  $N_D$  is the doping density,  $\varepsilon_{\rm ZnO}$  is the dielectric constant of ZnO, and  $N_t$  is the surface trap density. For example, by assuming that the  $N_D = 10^{17}/\text{cm}^3$ ,  $\varepsilon_{\text{ZnO}} = 8.66$  [67], and  $\varphi_S = 0.3$  eV, we obtain W = 54 nm and D < 2W from (4)-(6). This indicates that the surface depletion can have a significant influence on the electronic transport behavior of ZnO nanowire FETs since the surface depletion width can be comparable to the diameter size of nanowire. Therefore, smooth ZnO nanowires can be partially depleted under the no-gate-bias condition due to the smaller depletion region than the nanowire diameter [Fig. 6(a)], whereas rough ZnO nanowires can be completely depleted under the no-gate-bias condition [Fig. 6(b)] due to the larger depletion region than the nanowire diameter. This explains why the operation mode of ZnO nanowire FETs can be controlled by the modulation of surface states and/or defects by surface roughness and diameter size control. As a result, the smooth ZnO nanowire FETs with relatively larger diameters can operate in the n-channel



Fig. 7. (a)  $I_{\rm DS}-V_{\rm DS}$  and (b)  $I_{\rm DS}-V_G$  curves of a FET device made from smooth ZnO nanowires before and after passivation.



Fig. 8. (a)  $I_{\rm DS}-V_{\rm DS}$  and (b)  $I_{\rm DS}-V_G$  curves of a FET device made from rough ZnO nanowires before and after passivation.

depletion-mode behavior with a partially depleted channel region [Fig. 6(a)], whereas the rough ZnO nanowire FETs with relatively smaller diameters can operate in the n-channel enhancement-mode behavior with a fully depleted channel region [Fig. 6(b)] under the no-gate-bias condition.



Fig. 9. Hysteresis behaviors for FET devices made from (a) smooth and (b) rough ZnO nanowires before and after passivation (at  $V_{\rm DS} = 0.1$  V). The arrows show the direction of the gate voltage sweep.

## *C.* Comparison of the Electrical Properties Before and After Passivation

The electrical characteristics before and after passivation of the FET devices made from smooth and rough ZnO nanowires are shown in Figs. 7-10. Note that, here, we have investigated the electrical properties of smooth and rough ZnO nanowires grown on Au-sapphire and Au-GZO substrates, respectively. Fig. 7(a) and (b) shows the representative  $I_{\rm DS}-V_{\rm DS}$ and  $I_{DS}-V_G$  characteristics for a FET made from smooth ZnO nanowires. As shown in Fig. 7(a), the FETs made from smooth ZnO nanowires exhibit more well-defined saturation and pinch-off characteristics after passivation in comparison with the FET devices before passivation. In particular, the unpassivated FET devices show the decreasing separation in current between  $I_{\rm DS}$  curves at larger currents in  $I_{\rm DS}-V_{\rm DS}$ curves [Fig. 7(a)], which is attributed to either an electron injection barrier at the source electrode or to mobility degradation associated with the interface roughness scattering of channel electrons at the channel/insulator interface with increasing gate voltage [52]. The  $I_{DS}-V_G$  curves in Fig. 7(b) show the threshold voltages  $(V_{\rm th})$  of -4.16 and -2.25 V before and after passivation, respectively. Although the  $I_{\rm DS}-V_G$  curves in all the fabricated FET devices were not shown here, the threshold voltages after passivation shifted toward the positive gate bias direction due to the surface-depletion-induced channel narrowing effect [46], [67]-[69]. However, regardless of the threshold voltage shift, most devices both before and after passivation operated in n-channel depletion mode [Fig. 7(b)]. The current on/off ratios  $(I_{\rm on}/I_{\rm off})$  before and after passivation for this FET device of smooth ZnO nanowire exhibited  $10^4 - 10^5$ .



Fig. 10. Comparison of (a) threshold voltage  $(V_{\rm th})$  and (b) maximum transconductance  $(g_{m,\rm max})$  of the FET devices made from smooth and rough nanowires before and after passivation. The insets show smooth and rough ZnO nanowires grown on Au–sapphire and Au–GZO substrates, respectively. A total of 44 ZnO nanowire FET devices were fabricated and measured (22 FETs of smooth ZnO nanowires and 22 FETs of rough ZnO nanowires).

For the FET devices made from rough ZnO nanowires, the unpassivated devices exhibited poor electrical characteristics, as the representative  $I_{\rm DS}-V_{\rm DS}$  data shown in Fig. 8(a). The  $I_{\rm DS}$  suddenly decreased with the further increase of  $V_{\rm DS}$  and  $V_G$  beyond saturation, and also, the separation in current between  $I_{\rm DS}$  curves was not clear. In contrast, the passivated devices exhibited well-defined linear regions at low biases and saturation regions at high biases as typical transistors, indicating clear pinch-off behavior. Unlike the FET devices made from smooth ZnO nanowires, the threshold voltages for the FET devices made from rough ZnO nanowires exhibited a considerable shift toward the positive gate bias direction after passivation. The threshold voltage of the particular FET device shown in Fig. 8(b) shifted from -12.5 to 8.9 V, indicating transition from depletion- to enhancement-mode operations. Similarly, most of the passivated FET devices of rough ZnO nanowires exhibited superior electrical performance than the unpassivated devices of rough ZnO nanowires. These results are in good agreement with the superior characteristics of the ZnO nanowire FETs passivated by  $SiO_2/Si_3N_4$  or PMMA layer [16], [45], [70]. The current on/off ratios  $(I_{\rm on}/I_{\rm off})$  before and after passivation for the FET device of rough ZnO nanowire exhibited approximately  $10^4 - 10^5$ .

Fig. 9(a) and (b) shows the hysteretic behavior before and after passivation of FET devices made from smooth and rough ZnO nanowires, respectively. The hysteresis width for the unpassivated FET device of the smooth ZnO nanowires is much smaller than that for the rough ZnO nanowires. Moreover, the unpassivated ZnO nanowire FETs exposed to ambient air showed a strong hysteresis behavior, whereas the PMMApassivated devices showed the considerable reduction of the undesired hysteresis. These results indicate that the hysteresis of ZnO nanowire FETs depend on chemical environments. It has been already reported by Goldberger *et al.* [1] that the presence of adsorbed species on or near the ZnO nanowires plays a significant role in the hysteresis of ZnO nanowire FETs. In particular, the rough ZnO nanowires have high density of surface states (Fig. 2), and thus, they can have much more adsorbed sites on nanowire surface than the smooth ZnO nanowires. Ultimately, the hysteretic behavior can be caused by traps located along the gate oxide/ZnO nanowire/air ambient interfaces [1]. For example, charge trapping by the adsorbed water molecules can be an important cause of the hysteresis in ZnO nanowire FETs exposed to air ambient. This is consistent with the hysteresis caused by water molecules in carbon nanotube FETs [71].

Fig. 10 shows the statistical results of the changes in the threshold voltages and the transconductances before and after the passivation of a total of 44 ZnO nanowire FET devices characterized as follows: 22 FET devices of smooth ZnO nanowires and 22 FET devices of rough ZnO nanowires. For the FETs made from smooth ZnO nanowires, the average shift in threshold voltage  $(\Delta V_{\rm th})$  is around 6.7 V, whereas the  $\Delta V_{\rm th}$  for those of rough ZnO nanowires is 21.7 V, as shown in Fig. 10(a). The threshold voltages in the FET devices of both of these two types of ZnO nanowires shifted toward the positive gate bias direction, implying the surface-depletion-induced channel narrowing due to the presence of electron traps of the ZnO nanowire [46], [67]–[69]. In particular, the FETs made from rough ZnO nanowires showed the depletion-mode behaviors before passivation and enhancement-mode behaviors after passivation. Furthermore, the changes in the threshold voltages for the rough ZnO nanowires were much more dramatic than those for the smooth ZnO nanowires. These results indicate that the surface roughness of ZnO nanowires causes the threshold voltage to shift toward the positive gate bias direction because the channel width is narrowed due to the aforementioned formation of a significant surface depletion region by the trap of electrons at ZnO nanowire/SiO<sub>2</sub> and/or ZnO nanowire/PMMA interfaces. This is consistent with the shifts in the threshold voltage due to the channel narrowing effect by surface band bending at the interfaces of the ZnO nanowire/oxygen molecules and the Au/CdS nanobelt Schottky contact [46], [67]. Moreover, for the passivated ZnO nanowire FET devices, the significant shifts in threshold voltages of rough ZnO nanowires can be attributed to the increased scattering effect and deep traps of channel electrons at the interfaces, i.e., at the electrodes/ZnO nanowire and at the ZnO nanowire/insulating layers. In particular, the rough ZnO nanowires have a larger surface area to volume ratio than the smooth ZnO nanowires, and thus, the surface depletion region due to the trap of electrons at the interfaces will occupy a more significant fraction of the ZnO nanowires with smaller diameters than those with larger diameters.

In addition, in both types of ZnO nanowires, the transconductance of the passivated FETs increased than that for the unpassivated devices [Fig. 10(b)], indicating more efficient gating effects after passivation, which is consistent with the electrical characteristics of back-gate ZnO nanowire FETs by  $SiO_2/Si_3N_4$  passivation [16] and top-gate ZnO nanorod MOSFETs [72]. Most of the unpassivated FET devices of the rough ZnO nanowires showed weaker gate dependence than those of the smooth ZnO nanowires, implying weaker electrostatic gating effects and much lower capacitances for the rough ZnO nanowires. The inferior electrical characteristics of the rough ZnO nanowire-based FETs without the passivation layer can also be due to the weak gate coupling caused by the physically poor contact between the nanowire and the SiO<sub>2</sub> layer. However, after passivation by the PMMA layer, nanowires are embedded within the insulating layer, leading to the enhancement of the gating effects and transconductance. For example, Wunnicke [73] has reported that the capacitance of the nonembedded nanowire FETs is nearly half of that for the embedded nanowire FETs. Thus, the passivated FETs have larger transconductance than the unpassivated devices, implying the stronger electrostatic gating effects for the FETs after passivation.

## **IV. CONCLUSION**

We presented the tunable electrical properties of the FET devices made from surface-tailored ZnO nanowires having different surface roughnesses and sizes. The electronic transport characteristics are significantly influenced by the nanowire size and surface roughness associated with the traps at the interfaces as well as surface chemistry environments. The characteristics show that the controlled optimum surface effects can lead to electrical tunability and wide applications of nanowires and the robust passivation of ZnO nanowire-based devices is important for practically useful nanoelectronic applications.

In the field of nanowire-based electronics, these explorations will give insights not only in clearly understanding the transport behavior but also in developing practically useful applications of nanowire-based devices.

#### ACKNOWLEDGEMENT

The authors would like to thank M. Welland and J. I. Sohn of the University of Cambridge, U.K., for the helpful discussions, E. Stach and B.-J. Kim of Purdue University, USA, for the TEM characterization, and S.-J. Park and D.-K. Hwang of GIST, Korea, for the ZnO film growth.

#### REFERENCES

- J. Goldberger, D. J. Sirbuly, M. Law, and P. Yang, "ZnO nanowire transistors," J. Phys. Chem., B Condens. Mater. Surf. Interfaces Biophys., vol. 109, no. 1, pp. 9–14, Jan. 2005.
- [2] G. Jo, J. Maeng, T.-W. Kim, W.-K. Hong, M. Jo, H. Hwang, and T. Lee, "Effects of channel-length scaling on In<sub>2</sub>O<sub>3</sub> nanowire field effect transistors studied by conducting atomic force microscopy," *Appl. Phys. Lett.*, vol. 90, no. 17, pp. 173 106-1–173 106-3, Apr. 2007.
- [3] A. Kolmakov, D. O. Klenov, Y. Lilach, S. Stemmer, and M. Moskovits, "Enhanced gas sensing by individual SnO<sub>2</sub> nanowires and nanobelts functionalized with Pd catalyst particles," *Nano Lett.*, vol. 5, no. 4, pp. 667– 673, Apr. 2005.
- [4] W.-K. Hong, D.-K. Hwang, I.-K. Park, G. Jo, S. Song, S.-J. Park, T. Lee, B.-J. Kim, and E. A. Stach, "Realization of highly reproducible ZnO nanowire field effect transistors with *n*-channel depletion and enhancement modes," *Appl. Phys. Lett.*, vol. 90, no. 24, pp. 243 103-1–243 103-3, Jun. 2007.
- [5] H. D. Xiong, W. Wang, Q. Li, C. A. Richter, J. S. Suehle, W.-K. Hong, T. Lee, and D. M. Fleetwood, "Random telegraph signals in *n*-type ZnO nanowire field effect transistors at low temperature," *Appl. Phys. Lett.*, vol. 91, no. 5, pp. 053 107-1–053 107-3, Jul. 2007.

- [6] Z. Fan and J. G. Lu, "Chemical sensing with ZnO nanowire fieldeffect transistor," *IEEE Trans. Nanotechnol.*, vol. 5, no. 4, pp. 393–396, Jul. 2006.
- [7] T.-J. Hsueh, S.-J. Chang, C.-L. Hsu, Y.-R. Lin, and I.-C. Chen, "Highly sensitive ZnO nanowire ethanol sensor with Pd adsorption," *Appl. Phys. Lett.*, vol. 91, no. 5, pp. 053 111-1–053 111-3, Jul. 2007.
- [8] A. Dorfman, N. Kumar, and J. Hahm, "Nanoscale ZnO-enhanced fluorescence detection of protein interactions," *Adv. Mater.*, vol. 18, no. 20, pp. 2685–2690, Sep. 2006.
- [9] J. Bao, M. A. Zimmler, and F. Capasso, "Broadband ZnO single-nanowire light-emitting diode," *Nano Lett.*, vol. 6, no. 8, pp. 1719–1722, Aug. 2006.
- [10] C. Soci, A. Zhang, B. Xiang, S. A. Dayeh, D. P. R. Aplin, J. Park, X. Y. Bao, Y. H. Lo, and D. Wang, "ZnO nanowire UV photodetectors with high internal gain," *Nano Lett.*, vol.7, no. 4, pp. 1003–1009, Mar. 2007.
- [11] H. Kind, H. Yan, B. Messer, M. Law, and P. Yang, "Nanowire ultraviolet photodetectors and optical switches," *Adv. Mater.*, vol. 14, no. 2, pp. 158– 160, Jan. 2002.
- [12] M. Law, L. E. Greene, J. C. Johnson, R. Saykally, and P. Yang, "Nanowire dye-sensitized solar cells," *Nat. Mater.*, vol. 4, no. 6, pp. 455–459, Jun. 2005.
- [13] C.-H. Ku and J.-J. Wu, "Electron transport properties in ZnO nanowire array/nanoparticle composite dye-sensitized solar cells," *Appl. Phys. Lett.*, vol. 91, no. 9, pp. 093 117-1–093 117-3, Aug. 2007.
- [14] W. I. Park, J. S. Kim, and G.-C. Yi, "ZnO nanorod logic circuits," Adv. Mater., vol. 17, no. 11, pp. 1393–1397, May 2005.
- [15] S. N. Cha, J. E. Jang, Y. Choi, G. A. J. Amaratunga, G. W. Ho, M. E. Welland, D. G. Hasko, D.-J. Kang, and J. M. Kim, "High performance ZnO nanowire field effect transistor using self-aligned nanogap gate electrodes," *Appl. Phys. Lett.*, vol. 89, no. 26, pp. 263 102-1–263 102-3, Dec. 2006.
- [16] P.-C. Chang, Z. Fan, C.-J. Chien, D. Stichtenoth, C. Ronning, and J. G. Lu, "High-performance ZnO nanowire field effect transistors," *Appl. Phys. Lett.*, vol. 89, no. 13, pp. 133 113-1–133 113-3, Sep. 2006.
- [17] Z. Fan, P.-C. Chang, J. G. Lu, E. C. Walter, R. M. Penner, C.-H. Lin, and H. P. Lee, "Photoluminescence and polarized photodetection of single ZnO nanowires," *Appl. Phys. Lett.*, vol. 85, no. 25, pp. 6128–6130, Dec. 2004.
- [18] J. Suehiro, N. Nakagawa, S.-I. Hidaka, M. Ueda, K. Imasaka, M. Higashihata, T. Okada, and M. Hara, "Dielectrophoretic fabrication and characterization of a ZnO nanowire-based UV photosensor," *Nanotechnology*, vol. 17, no. 10, pp. 2567–2573, Apr. 2006.
- [19] Q. H. Li, T. Gao, Y. G. Wang, and T. H. Wang, "Adsorption and desorption of oxygen probed from ZnO nanowire films by photocurrent measurements," *Appl. Phys. Lett.*, vol. 86, no. 12, pp. 123 117-1–123 117-3, Mar. 2005.
- [20] J. Wang, E. Polizzi, A. Ghosh, S. Datta, and M. Lundstrom, "Theoretical investigation of surface roughness scattering in silicon nanowire transistors," *Appl. Phys. Lett.*, vol. 87, no. 4, pp. 043 101-1–043 101-3, Jul. 2005.
- [21] N. A. Hastas, C. A. Dimitriadis, and G. Kamarinos, "Effect of interface roughness on gate bias instability of polycrystalline silicon thin-film transistors," J. Appl. Phys., vol. 92, no. 8, pp. 4741–4745, Oct. 2002.
- [22] C. M. Lieber, "One-dimensional nanostructures: Chemistry, physics and applications," *Solid State Commun.*, vol. 107, no. 11, pp. 607–616, Aug. 1998.
- [23] R. Calarco, M. Marso, T. Richter, A. I. Akanat, R. Meijers, A. D. Hart, T. Stoica, and H. Lüth, "Size-dependent photoconductivity in MBE-grown GaN-nanowires," *Nano Lett.*, vol. 5, no. 5, pp. 981–984, Mar. 2005.
- [24] N. Elfström, R. Juhasz, I. Sychugov, T. Engfeldt, A. E. Karlstrom, and J. Linnros, "Surface charge sensitivity of silicon nanowires: Size dependence," *Nano Lett.*, vol. 7, no. 9, pp. 2608–2612, Aug. 2007.
- [25] C. Q. Chen, Y. Shi, Y. S. Zhang, J. Zhu, and Y. J. Yan, "Size dependence of Young's modulus in ZnO nanowires," *Phys. Rev. Lett.*, vol. 96, no. 7, pp. 075 505-1–075 505-4, Feb. 2006.
- [26] Y.-J. Hsu, S.-Y. Lu, and Y.-F. Lin, "Nanostructures of Sn and their enhanced, shape-dependent superconducting properties," *Small*, vol. 2, no. 2, pp. 268–273, 2006.
- [27] W.-K. Hong, J. I. Sohn, D.-K. Hwang, S.-S. Kwon, G. Jo, S. Song, S.-M. Kim, H.-J. Ko, S.-J. Park, M. E. Welland, and T. Lee, "Tunable electronic transport characteristics of surface-architecture-controlled ZnO nanowire field effect transistors," *Nano Lett.*, vol. 8, no. 3, pp. 950–956, Mar. 2008.
- [28] H. Peng, S. Meister, C. K. Chan, X. F. Zhang, and Y. Cui, "Morphology control of layer-structured gallium selenide nanowires," *Nano Lett.*, vol. 7, no. 1, pp. 199–203, Jan. 2007.
- [29] D. J. Park, J. Y. Lee, D. C. Kim, S. K. Mohanta, and H. K. Cho, "Defects in interfacial layers and their role in the growth of ZnO nanorods by metallorganic chemical vapor deposition," *Appl. Phys. Lett.*, vol. 91, no. 14, pp. 143 115-1–143 115-3, Oct. 2007.

- [30] S.-H. Park and S.-W. Han, "Charge influence and growth mechanism of ZnO nanorods," J. Nanosci. Nanotechnol., vol. 7, no. 7, pp. 2526–2529, Aug. 2007.
- [31] S.-H. Park, S.-Y. Seo, S.-H. Kim, and S.-W. Han, "Surface roughness and strain effects on ZnO nanorod growth," *Appl. Phys. Lett.*, vol. 88, no. 25, pp. 251903-1–251903-3, Jun. 2006.
- [32] R. T. R. Kumar, E. McGlynn, C. McLoughlin, S. Chakrabarti, R. C. Smith, J. D. Carey, J. P. Mosnier, and M. O. Henry, "Control of ZnO nanorod array density by Zn supersaturation variation and effects on field emission," *Nanotechnology*, vol. 18, no. 21, pp. 215704-1–215704-6, Apr. 2007.
- [33] I. Shalish, H. Temkin, and V. Narayanamurti, "Size-dependent surface luminescence in ZnO nanowires," *Phys. Rev. B, Condens. Matter*, vol. 69, no. 24, pp. 245 401-1–245 401-4, Jun. 2004.
- [34] A. B. Djurišić, W. C. H. Choy, V. A. L. Roy, Y. H. Leung, C. Y. Kwong, K. W. Cheah, T. K. G. Rao, W. K. Chan, H. F. Lui, and C. Surya, "Photoluminescence and electron paramagnetic resonance of ZnO tetrapod structures," *Adv. Funct. Mater.*, vol. 14, no. 9, pp. 856–864, Sep. 2004.
- [35] A. B. Djurišić and Y. H. Leung, "Optical properties of ZnO nanostructures," *Small*, vol. 2, no. 8/9, pp. 944–961, Jul. 2006.
- [36] X. Zhou, Q. Kuang, Z.-Y. Jiang, Z.-X. Xie, T. Xu, R.-B. Huang, and L.-S. Zheng, "The origin of green emission of ZnO microcrystallites: surface-dependent light emission studied by cathodoluminescence," *J. Phys. Chem. C*, vol. 111, no. 32, pp. 12091–12093, Jul. 2007.
- [37] N. Pan, X. P. Wang, M. Li, F. Q. Li, and J. G. Hou, "Strong surface effect on cathodoluminescence of an individual tapered ZnO nanorod," *J. Phys. Chem. C.*, vol. 111, no. 46, pp. 17265–17267, Nov. 2007.
- [38] D. Wang, H. W. Seo, C.-C. Tin, M. J. Bozack, J. R. Williams, M. Park, N. Sathitsuksanoh, A.-J. Cheng, and Y. H. Tzeng, "Effects of postgrowth annealing treatment on the photoluminescence of zinc oxide nanorods," *J. Appl. Phys.*, vol. 99, no. 11, pp. 113 509-1–113 509-5, Jun. 2006.
- [39] J. W. Chiou, K. P. K. Kumar, J. C. Jan, H. M. Tsai, C. W. Bao, W. F. Pong, F. Z. Chien, M.-H. Tsai, I.-H. Hong, R. Klauser, J. F. Lee, J. J. Wu, and S. C. Liu, "Diameter dependence of the electronic structure of ZnO nanorods determined by x-ray absorption spectroscopy and scanning photoelectron microscopy," *Appl. Phys. Lett.*, vol. 85, no. 15, pp. 3220–3222, Oct. 2004.
- [40] K. H. Tam, C. K. Cheung, Y. H. Leung, A. B. Djurišić, C. C. Ling, C. D. Beling, S. Fung, W. M. Kwok, W. K. Chan, D. L. Phillips, L. Ding, and W. K. Ge, "Defects in ZnO nanorods prepared by a hydrothermal method," *J. Phys. Chem., B Condens. Mater. Surf. Interfaces Biophys.*, vol. 110, no. 42, pp. 20865–20871, Oct. 2006.
- [41] B. Lin, Z. Fu, and Y. Jia, "Green luminescent center in undoped zinc oxide films deposited on silicon substrates," *Appl. Phys. Lett.*, vol. 79, no. 7, pp. 943–945, Aug. 2001.
- [42] A. F. Kohan, G. Ceder, and D. Morgan, "First-principles study of native point defects in ZnO," *Phys. Rev. B, Condens. Matter*, vol. 61, no. 22, pp. 15019–15027, Jun. 2000.
- [43] D. C. Oh, T. Suzuki, J. J. Kim, H. Makino, T. Hanada, M. W. Cho, and T. Yao, "Electron-trap centers in ZnO layers grown by molecularbeam epitaxy," *Appl. Phys. Lett.*, vol. 86, no. 3, pp. 032 909-1–032 909-3, Jan. 2005.
- [44] F. D. Auret, S. A. Goodman, M. J. Legodi, W. E. Meyer, and D. C. Look, "Electrical characterization of vapor-phase-grown single-crystal ZnO," *Appl. Phys. Lett.*, vol. 80, no. 8, pp. 1340–1342, Feb. 2002.
- [45] W.-K. Hong, B.-J. Kim, T.-W. Kim, G. Jo, S. Song, S.-S. Kwon, A. Yoon, E. A. Stach, and T. Lee, "Electrical properties of ZnO nanowire field effect transistors by surface passivation," *Colloids Surf., A Physicochem. Eng. Asp.*, vol. 313/314, pp. 378–382, Feb. 2008.
- [46] Z. Fan, D. Wang, P.-C. Chang, W.-Y. Tseng, and J. G. Lu, "ZnO nanowire field-effect transistor and oxygen sensing property," *Appl. Phys. Lett.*, vol. 85, no. 24, pp. 5923–5925, Dec. 2004.
- [47] W. I. Park, J. S. Kim, G.-C. Yi, M. H. Bae, and H.-J. Lee, "Fabrication and electrical characteristics of high-performance ZnO nanorod fieldeffect transistors," *Appl. Phys. Lett.*, vol. 85, no. 21, pp. 5052–5054, Nov. 2004.
- [48] D. C. Look, J. W. Hemsky, and J. R. Sizelove, "Residual native shallow donor in ZnO," *Phys. Rev. Lett.*, vol. 82, no. 12, pp. 2552–2555, Mar. 1999.
- [49] S. B. Zhang, S.-H. Wei, and A. Zunger, "Intrinsic *n*-type versus *p*-type doping asymmetry and the defect physics of ZnO," *Phys. Rev., B Condens. Matter*, vol. 63, no. 7, pp. 075 205-1–075 205-7, Jan. 2001.
- [50] A. S. Seda and K. C. Smith, *Microelectronic Circuits*, 3rd ed. Orlando, FL: Harcourt Brace Jovanovich, 1991, pp. 298–321.
- [51] Y. Cheng, P. Xiong, L. Fields, J. P. Zheng, R. S. Yang, and Z. L. Wang, "Intrinsic characteristics of semiconducting oxide nanobelt field-effect

transistors," Appl. Phys. Lett., vol. 89, no. 9, pp. 093114-1-093114-3, Aug. 2006.

- [52] N. L. Dehuff, E. S. Kettenring, D. Hong, H. Q. Chiang, J. F. Wager, R. L. Hoffman, C.-H. Park, and D. A. Keszler, "Transparent thin-film transistors with zinc indium oxide channel layer," *J. Appl. Phys.*, vol. 97, no. 6, pp. 064 505-1–064 505-5, Mar. 2005.
- [53] N. Arora, MOSFET Models for VLSI Circuit Simulation. New York: Springer-Verlag, 1993, pp. 438–443.
- [54] H. Ikeda, "Evaluation of grain boundary trap states in polycrystalline-silicon thin-film transistors by mobility and capacitance measurements," J. Appl. Phys., vol. 91, no. 7, pp. 4637–4645, Apr. 2002.
- [55] F. M. Hossain, J. Nishii, S. Takagi, A. Ohtomo, T. Fukumura, H. Fujioka, H. Ohno, H. Koinuma, and M. Kawasaki, "Modeling and simulation of polycrystalline ZnO thin-film transistors," *J. Appl. Phys.*, vol. 94, no. 12, pp. 7768–7777, Dec. 2003.
- [56] Y. Yoon, J. Lin, S. J. Pearton, and J. Guo, "Role of grain boundaries in ZnO nanowire field-effect transistors," *J. Appl. Phys.*, vol. 101, no. 2, pp. 024 301-1–024 301-5, Jan. 2007.
- [57] S. A. Dayeh, C. Soci, P. K. L. Yu, E. T. Yu, and D. Wang, "Influence of surface states on the extraction of transport parameters from InAs nanowire field effect transistors," *Appl. Phys. Lett.*, vol. 90, no. 16, pp. 162112-1– 162112-3, Apr. 2007.
- [58] S. A. Dayeh, C. Soci, P. K. L. Yu, E. T. Yu, and D. J. Wang, "Transport properties of InAs nanowire field effect transistors: The effects of surface states," *J. Vac. Sci. Technol. B, Microelectron. Process. Phenom.*, vol. 25, no. 4, pp. 1432–1436, Jul. 2007.
- [59] Z.-M. Liao, K.-J. Liu, J.-M. Zhang, J. Xu, and D.-P. Yu, "Effect of surface states on electron transport in individual ZnO nanowires," *Phys. Lett. A*, vol. 367, no. 3, pp. 207–210, Jul. 2007.
- [60] I. Mora-Seró, F. Fabregat-Santiago, B. Denier, J. Bisquert, R. Tena-Zaera, J. Elias, and C. Lévy-Clément, "Determination of carrier density of ZnO nanowires by electrochemical techniques," *Appl. Phys. Lett.*, vol. 89, no. 20, pp. 203 117-1–203 117-3, Nov. 2006.
- [61] A. Kolmakov and M. Moskovits, "Chemical sensing and catalysis by onedimensional metal-oxide nanostructures," *Annu. Rev. Mater. Res.*, vol. 34, pp. 151–180, Aug. 2004.
- [62] D. Wang, Y.-L. Chang, Q. Wang, J. Cao, D. B. Farmer, R. G. Gordon, and H. Dai, "Surface chemistry and electrical properties of germanium nanowires," *J. Amer. Chem. Soc.*, vol. 126, no. 37, pp. 11602–11611, Sep. 2004.
- [63] F. Jones, F. Léonard, A. A. Talin, and N. S. Bell, "Electrical conduction and photoluminescence properties of solution-grown ZnO nanowires," *J. Appl. Phys.*, vol. 102, no. 1, pp. 014 305-1–014 305-7, Jul. 2007.
- [64] P. Y. Yu and M. Cardona, Fundamentals of Semiconductors: Physics and Materials Properties. Berlin, Germany: Springer-Verlag, 2001, pp. 445–453.
- [65] Y. Taur and T. H. Ning, Fundamentals of Modern VLSI Devices. Cambridge, U.K.: Cambridge Univ. Press, 1998, pp. 63–67.
- [66] Z. Fan and J. G. Lu, "Zinc oxide nanostructures: Synthesis and properties," J. Nanosci. Nanotechnol., vol. 5, no. 10, pp. 1561–1573, Oct. 2005.
- [67] R.-M. Ma, L. Dai, and G.-G. Qin, "High-performance nano-Schottky diodes and nano-MESFETs made on single CdS nanobelts," *Nano Lett.*, vol. 7, no. 4, pp. 868–873, Mar. 2007.
- [68] S. Ju, K. Lee, M.-H. Yoon, A. Facchetti, T. J. Marks, and D. B. Janes, "High performance ZnO nanowire field effect transistors with organic gate nanodielectrics: Effects of metal contacts and ozone treatment," *Nanotechnology*, vol. 18, no. 15, pp. 155 201-1–155 201-7, Mar. 2007.
- [69] S. Ju, K. Lee, D. B. Janes, J. Li, R. P. H. Chang, M.-H. Yoon, A. Facchetti, and T. J. Marks, "ZnO nanowire field-effect transistors: ozone-induced threshold voltage shift and multiple nanowire effects," in *Proc. 6th IEEE Conf. Nanotechnol.*, Cincinnati, OH, 2006, pp. 445–448.
- [70] W.-K. Hong, S. Song, D.-K. Hwang, S.-S. Kwon, G. Jo, S.-J. Park, and T. Lee, "Effects of surface roughness on the electrical characteristics of ZnO nanowire field effect transistors," *Appl. Surf. Sci.*, vol. 254, no. 30, pp. 7559–7564, Sep. 2008.
- [71] W. Kim, A. Javey, O. Vermesh, Q. Wang, Y. Li, and H. Dai, "Hysteresis caused by water molecules in carbon nanotube field-effect transistors," *Nano Lett.*, vol. 3, no. 2, pp. 193–198, Jan. 2003.
- [72] H.-J. Kim, C.-H. Lee, D.-W. Kim, and G.-C. Yi, "Fabrication and electrical characteristics of dual-gate ZnO nanorod metal-oxide semiconductor field-effect transistors," *Nanotechnology*, vol. 17, no. 11, pp. S327–S331, May 2006.
- [73] O. Wunnicke, "Gate capacitance of back-gated nanowire field-effect transistors," *Appl. Phys. Lett.*, vol. 89, no. 8, pp. 083 102-1–083 102-3, Aug. 2006.



Woong-Ki Hong received the B.S. degree in materials science and engineering from the University of Seoul, Seoul, Korea, in 2003 and the M.S. degree in materials science and engineering from Gwangju Institute of Science and Technology, Gwangju, Korea, in 2005, where he is currently working toward the Ph.D. degree in the Department of Materials Science and Engineering.

His research interests are the electronic transport properties of 1-D nanostructure-based devices.



**Gunho Jo** received the B.S. degree with honors in materials science and engineering from Gyeongsang National University, Jinju, Korea, in 2004 and the M.S. degree in materials science and engineering from Gwangju Institute of Science and Technology, Gwangju, Korea, in 2007, where he is currently working toward the Ph.D. degree in the Department of Materials Science and Engineering.

His main research interests include the development of high-performance nanowire field-effect transistors, 1-D nanostructure-based logic circuits, and

in situ techniques for nanoscale measurements.



**Soon-Shin Kwon** received the B.S. degree in physics from Kyungpook National University, Daegu, Korea, in 2006 and the M.S. degree in materials science and engineering from Gwangju Institute of Science and Technology (GIST), Gwangju, Korea, in 2008.

Currently, he is a Researcher with the Department of Materials Science and Engineering, GIST. His research interests are fabrication and characterization of nanowire field-effect transistors on flexible substrates.



**Sunghoon Song** received the B.S. degree in materials science and engineering from Pusan National University, Busan, Korea, in 2006 and the M.S. degree in materials science and engineering from Gwangju Institute of Science and Technology, Gwangju, Korea, in 2008, where he is currently working toward the Ph.D. degree in the Department of Materials Science and Engineering.

His research interests are synthesis of nanowire and characterization of nanowire field-effect transistors.



**Takhee Lee** received the B.S. and M.S. degrees in physics from Seoul National University, Seoul, Korea, in 1992 and 1994, respectively, and the Ph.D. degree in physics from Purdue University, West Lafayette, IN, in 2000.

From 2000 to 2004, he was a Postdoctoral Associate with the Department of Electrical Engineering, Yale University, New Haven, CT. Since 2004, he has been with the Department of Materials Science and Engineering, Gwangju Institute of Science and Technology, Gwangju, Korea, where he is currently

an Associate Professor. His research interests are characterization of the electrical and structural properties of nanostructures involving single molecules, nanoparticles, nanowires, and their assembly of these nanobuilding blocks into electronic devices. He has edited a book titled *Molecular Nanoelectronics* with Mark Reed (Yale University) and has written six book chapters, three review articles, and about 60 journal articles.