## Realization of highly reproducible ZnO nanowire field effect transistors with *n*-channel depletion and enhancement modes

Woong-Ki Hong, Dae-Kue Hwang, Il-Kyu Park, Gunho Jo, Sunghoon Song, Seong-Ju Park, and Takhee Lee<sup>a)</sup> Department of Materials Science and Engineering, Gwangju Institute of Science and Technology,

1 Oryong-dong, Buk-gu, Gwangju 500-712, Korea

Bong-Joong Kim and Eric A. Stach

School of Materials Engineering, Purdue University, 501 Northwestern Avenue, West Lafayette, Indiana 47907 and Birck Nanotechnology Center, Purdue University, 501 Northwestern Avenue, West Lafayette, Indiana 47907

(Received 13 March 2007; accepted 17 May 2007; published online 11 June 2007)

The authors demonstrate the highly reproducible fabrication of *n*-channel depletion-mode (*D*-mode) and enhancement-mode (*E*-mode) field effect transistors (FETs) created from ZnO nanowires (NWs). ZnO NWs were grown by the vapor transport method on two different types of substrates. It was determined that the FETs created from ZnO NWs grown on an Au-coated sapphire substrate exhibited an *n*-channel *D* mode, whereas the FETs of ZnO NWs grown on an Au-catalyst-free ZnO film exhibited an *n*-channel *E* mode. This controlled fabrication of the two operation modes of ZnO NW-FETs is important for the wide application of NW-FETs in logic circuits. © 2007 American Institute of Physics. [DOI: 10.1063/1.2748096]

One-dimensional nanostructures are currently the subject of intensive research due to their potential use as building blocks for nanoelectronic applications. Because of this, single-crystalline nanostructures of semiconducting metal oxides such as ZnO,  $In_2O_3$ , and  $SnO_2$  have been synthesized and extensively studied.<sup>1–3</sup> In particular, ZnO nanostructures have attracted considerable attention due to their wide band gap (~3.4 eV), large exciton binding energy (60 meV), and potential for use in such versatile applications as ultraviolet solid-state light emitters,<sup>4</sup> photodetectors,<sup>5</sup> and sensors.<sup>6</sup>

In recent years, field effect transistors (FETs) using ZnO nanostructures as active channels have also been extensively investigated.<sup>6-12</sup> Until now the transfer characteristics of most ZnO nanowire (NW)-FET devices fabricated were typically normally on-type, n-channel depletion mode (D mode),<sup>6–13</sup> which exhibited nonzero current at zero gate bias and negative threshold voltages. D-mode NW-FETs are useful for quantitative and scalable sensing applications because the signals come from the modulation of the channel rather than the contacts.<sup>6,7,13</sup> However, for wide applications of NW-FETs in logic circuits, both D-mode FETs and enhancement-mode (E-mode) FETs are required.<sup>14-19</sup> Normally off-type, n-channel E-mode FETs, which have off current status at zero gate bias and positive threshold voltages, are preferable to *n*-channel *D*-mode FETs since there is no need for the application of a gate voltage to switch off the *E*-mode FETs.<sup>14</sup> Most recently, Ma *et al.* reported that nanometal-semiconductor-FETs based on a single n-CdS NW can be designed to work in the *E* mode.<sup>15</sup> When *E*-mode transistors are employed, the power dissipation is lower and circuit design is simpler in very large scale integration level circuits.14-17 Thus, wide scale application of NW-FETs in logic circuits requires both operation modes of transistors, working both discretely and in combination.<sup>15-19</sup>

In this letter, we demonstrate that the operation mode of ZnO NW-FET devices can be controlled by the growth of ZnO NWs on two different types of substrates: an Au-coated sapphire substrate and an Au-catalyst-free ZnO film. We show that the FETs of ZnO NWs grown on each substrate exhibit either *n*-channel *D*-mode or *n*-channel *E*-mode transistor performance, with highly reproducible electrical characteristics. Note that although the structure of the ZnO NW-FET device is different from the conventional metal-oxide-semiconductor transistors, the operation mode of ZnO NW-FETs is distinguished as *D* mode or *E* mode in terms of the polarity of the threshold voltage.

ZnO nanowires were synthesized by the vapor transport method, as reported elsewhere.<sup>20</sup> The ZnO NWs were characterized using field emission scanning electron microscopy (FESEM) and high-resolution electron microscopy (HREM). The microphotoluminescence ( $\mu$ PL) spectra were measured using a He–Cd laser (325 nm) as an excitation source at room temperature. We fabricated and characterized a total of 45 ZnO NW-FETs: 27 FETs of ZnO NWs grown on an Aucoated sapphire substrate and 18 FETs of ZnO NWs grown on an Au-catalyst-free ZnO film. All the devices were passivated by poly(methyl methacrylate) (PMMA). A detailed description of the fabrication of ZnO NW-FET devices has been reported elsewhere.<sup>20,21</sup> The FET characteristics of ZnO NWs grown on both substrates were investigated using a semiconductor parameter analyzer (HP4155C).

Figures 1(a) and 1(b) show typical HREM images of ZnO NWs grown on an Au-coated sapphire substrate and on an Au-catalyst-free ZnO film, respectively. Insets of Figs. 1(a) and 1(b) are computed fast Fourier transform patterns obtained from the lattice fringes of ZnO NWs. These result patterns along with transmission electron diffraction patterns taken from the entire nanowire structure (not shown) indicate that the ZnO NWs grown on both substrates are single crystalline with a preferred growth direction of [0001]. Both the low magnification images and the HREM images allow com-

<sup>&</sup>lt;sup>a)</sup>Electronic mail: tlee@gist.ac.kr



FIG. 1. (Color online) HREM images of ZnO NWs grown on (a) an Aucoated sapphire substrate and (b) an Au-catalyst-free ZnO film. Insets are computed fast Fourier transform patterns (upper) and low magnification TEM images (lower). (c)  $\mu$ PL emission spectra of ZnO NWs on the two substrates showing emissions at approximately 378 nm. (d) A FESEM image of a single ZnO NW connected between source and drain electrodes in FET device structures (inset).

parison between the surface structures of the ZnO NWs grown on the different types of substrates. Compared to the ZnO NWs grown on an Au-coated sapphire substrate, the ZnO NWs grown on an Au-catalyst-free ZnO film are seen to be significantly rougher across the surfaces parallel to the growth direction, as is apparent in the HREM images, and as is indicated by the circled regions in low magnification images [inset of Fig. 1(b)]. Figure 1(c) shows the  $\mu$ PL spectra of ZnO NWs grown on the two different substrates. Note that we measured the  $\mu$ PL spectra from the ZnO NWs transferred from the growth substrates to a silicon wafer in order to eliminate signals coming from the ZnO film substrate itself. The ZnO NWs grown on an Au-catalyst-free ZnO film show a stronger green emission in the PL spectrum than those grown on an Au-coated sapphire substrate. Since it is generally agreed that the green emission is a surface-related process,<sup>22</sup> the PL spectra suggest that the ZnO NWs grown on an Au-catalyst-free ZnO film have a significantly greater number of surface defect sites. Figure 1(d) shows the SEM image of a single ZnO NW connecting the source and drain electrodes in the FET device structure (inset).



FIG. 3. (Color online) (a) Output characteristics  $(I_{DS}-V_{DS})$  and (b) transfer characteristics  $(I_{DS}-V_G)$  for *n*-channel enhancement-mode FET of ZnO NWs grown on an Au-catalyst-free ZnO film. The inset shows the semilogarithmic plot of the  $I_{DS}$ - $V_G$  curve at  $V_{DS}$ =0.1 V.

The electrical characteristics of ZnO NW-FETs are summarized in Figs. 2 and 3. Figures 2(a) and 2(b) show the representative data of source-drain current versus voltage  $(I_{DS}-V_{DS})$  and source-drain current versus gate voltages  $(I_{DS}-V_G)$  for an *n*-channel *D*-mode FET using ZnO nanowires grown on an Au-coated sapphire substrate. The  $I_{\text{DS}}$ - $V_{\text{DS}}$  curves [Fig. 2(a)] of an *n*-channel *D*-mode FET have well-defined linear regimes at low biases and saturation regimes at high biases. This is in good agreement with the characteristics of ZnO nanobelt FETs with Ti/Au Ohmic contacts.<sup>14</sup> The  $I_{DS}$ - $V_G$  curves [Fig. 2(b)] show that the threshold voltage  $V_{th}$  is -4.14 V, indicating *n*-channel *D*-mode behavior. The  $I_{DS}$ - $V_G$  plot in the semilogarithmic scale displays an on/off current ratio as large as 10<sup>5</sup> [inset of Fig. 2(b)]. In contrast, in the  $I_{DS}$ - $V_G$  curves [Fig. 3(b)] for FETs using ZnO nanowires grown on an Au-catalyst-free ZnO film, the threshold voltage  $V_{\text{th}}$  is +10.85 V, indicating *n*-channel *E*-mode behavior. The  $I_{DS}$ - $V_G$  plot in the semilogarithmic scale shows an on/off current ratio as large as  $10^6$  [inset of Fig. 3(b)].

In order to study the reproducibility of such different operation modes of ZnO NW-FETs, we examined all 45 FETs of ZnO NWs grown on two different substrates. Figure 4 summarizes the threshold voltages for all of the measured FETs. As seen in Fig. 4, all FETs created from ZnO NWs grown on an Au-coated sapphire substrate showed negative threshold voltages, indicating that more negative gate bias should be applied to deplete carriers in the channel to reduce channel conductance, since the n-channel for current flow already exists at zero gate bias. These are normally on-type, n-channel D-mode transistors.<sup>19</sup> In the contrast, all FETs of ZnO NWs grown on an Au-catalyst-free ZnO film showed



FIG. 2. (Color online) (a) Output characteristics  $(I_{DS}-V_{DS})$  and (b) transfer characteristics (I<sub>DS</sub>-V<sub>G</sub>) for n-channel depletion-mode FET of ZnO NWs grown on an Au-coated sapphire substrate. The inset shows the semiloga-



FIG. 4. (Color online) Threshold voltage  $(V_{th})$  vs carrier concentration (at rithmic plot of the  $I_{DS}$ - $V_G$  curve at  $V_{DS}$ =0.1 V.  $V_G$ =15 V) for all the fabricated ZnO NW-FET devices. Downloaded 11 Jun 2007 to 203.237.60.112. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp

positive threshold voltages, indicating that more positive gate bias is needed to make the channel, since the channel current does not flow at zero gate bias. These are normally off-type, *n*-channel *E*-mode transistors.<sup>19</sup>

The threshold voltages can be used to estimate the carrier concentration from the total charge,  $Q_{tot} = C_G |V_G - V_{th}|$  in the nanowire, where  $C_G$  is the gate capacitance and  $V_{th}$  is the threshold voltage required to deplete the NW.<sup>20</sup> The gate capacitance  $C_G$  can be estimated using a model of a cylinder on an infinite metal plate,<sup>20,23</sup>

$$\frac{C_G}{L} = \frac{2\pi\varepsilon_{\mathrm{SiO}_2}\varepsilon_0}{\cosh^{-1}((r+h)/r)},\tag{1}$$

where r is the NW radius (110±20 nm), L is the NW channel length, h is the SiO<sub>2</sub> thickness (h=100 nm),  $\varepsilon_0$  is the permittivity of free space, and  $\varepsilon_{\text{SiO}_2}$  is the dielectric constant of SiO<sub>2</sub> (3.9). Thus, the carrier concentration,  $n_e = Q_{\text{tot}}/e \pi r^2 L$ , can be determined at a gate bias of 15 V, for all the individual ZnO nanowire FET devices, as plotted in Fig. 4.

Most ZnO NW-FETs with Ti/Au Ohmic contacts reported to date have exhibited n-channel D-mode behavior.<sup>8,10,11</sup> However, in our study, both operation modes were observed. Although the mechanism of different operation modes of FETs of the ZnO NWs grown on two different types of substrates is as of yet not clear, one possible origin of the different operation modes may be related to surface defect states, which act as scattering and trapping centers. Hossain *et al.* reported that ZnO thin film transistors (TFTs) without grain boundaries exhibited *D*-mode characteristics, whereas ZnO TFTs with grain boundaries exhibited E-mode behavior due to the presence of the trap sites.<sup>24</sup> Dehuff *et al.* also showed that TFTs with zinc indium oxide channel layers exhibited clear D-mode and E-mode behavior for devices processed at 600 and 300 °C, respectively.<sup>25</sup> They reported that the *E*-mode device behavior is attributed to deep traps in the channel or at the interface.

Consequently, as shown in Figs. 1(b) and 1(c), the ZnO NWs (grown on an Au-catalyst-free ZnO film) with significantly rough edge surfaces can have a high density of trap sites at their interface, such as at the passivation layer (PMMA)-ZnO interface, the ZnO-SiO<sub>2</sub> interface, or the ZnO-Ti/Au interface. Additionally, the ZnO-Ti/Au contacts have been reported to exhibit Ohmic behavior via thermionic field emission due to an increase in oxygen vacancies near the ZnO surface.<sup>26</sup> However, when a high density of surface states exists—as in the case of ZnO nanowires grown on an Au-catalyst-free ZnO film-electrons donated from the oxygen vacancies will be trapped in the interface states, prohibiting their contribution as channel carriers. Therefore, the different operation modes of ZnO NW-FETs could be attributed to difference in the density of surface defect states of ZnO NWs. However, the detailed mechanism and the dependence of the density of surface states on threshold voltage will need to be systematically investigated.

In summary, we have fabricated and characterized FETs using ZnO NWs grown by the vapor transport method on two different types of substrates. All FET devices using ZnO NWs grown on an Au-coated sapphire substrate exhibited n-channel D-mode behavior, whereas the devices using ZnO NWs grown on an Au-catalyst-free ZnO film exhibited n-channel E-mode FET behavior. Realization of highly reproducible ZnO NW-FETs with both D mode and E mode has the potential to offer a number of advantages in logic applications.

This work was supported by the Proton Accelerator User Program of Korea and the Basic Research Program of the Korea Science and Engineering Foundation (Grant No. R01-2005-000-10815-0). Two of the authors (B.-J.K. and E.A.S.) were supported by the US NSF via NSF DMR No. 0606395. Another two authors (W.-K.H. and T.L.) thank Jung Inn Sohn for helpful discussions.

- <sup>1</sup>Z. L. Wang, J. Phys.: Condens. Matter 16, R829 (2004).
- <sup>2</sup>B. Lei, C. Li, D. Zhang, Q. F. Zhou, K. K. Shung, and C. Zhou, Appl. Phys. Lett. **84**, 4553 (2004).
- <sup>3</sup>S. V. Kalinin, J. Shin, S. Jesse, D. Geohegan, A. P. Baddorf, Y. Lilach, M. Moskovits, and A. Kolmakov, J. Appl. Phys. **98**, 044503 (2005).
- <sup>4</sup>M.-C. Jeong, B.-Y. Oh, M.-H. Ham, and J.-M. Myoung, Appl. Phys. Lett. **88**, 202105 (2006).
- <sup>5</sup>H. Kind, H. Yan, B. Messer, M. Law, and P. Yang, Adv. Mater. (Weinheim, Ger.) **14**, 158 (2002).
- <sup>6</sup>Z. Y. Fan, D. W. Wang, P. C. Chang, W. Y. Tseng, and J. G. Lu, Appl. Phys. Lett. **85**, 5923 (2004).
- <sup>7</sup>Z. Y. Fan and J. G. Lu, Appl. Phys. Lett. **86**, 123510 (2005).
- <sup>8</sup>P.-C. Chang, Z. Fan, C.-J. Chien, D. Stichtenoth, C. Ronning, and J. G. Lu, Appl. Phys. Lett. **89**, 133113 (2006).
- <sup>9</sup>Y. W. Heo, L. C. Tien, Y. Kwon, D. P. Norton, S. J. Pearton, B. S. Kang, and F. Ren, Appl. Phys. Lett. **85**, 2274 (2004).
- <sup>10</sup>J. Goldberger, D. J. Sirbuly, M. Law, and P. Yang, J. Phys. Chem. B 109, 9 (2005).
- <sup>11</sup>W. I. Park, J. S. Kim, G.-C. Yi, M. H. Bae, and H.-J. Lee, Appl. Phys. Lett. **85**, 5052 (2004).
- <sup>12</sup>S. Ju, K. Lee, D. B. Janes, M.-H. Yoon, A. Facchetti, and T. J. Marks, Nano Lett. 5, 2281 (2005).
- <sup>13</sup>Y. Cheng, P. Xiong, L. Fields, J. P. Zheng, R. S. Yang, and Z. L. Wang, Appl. Phys. Lett. **89**, 093114 (2006).
- <sup>14</sup>E. M. C. Fortunato, P. M. C. Barquinha, C. C. M. B. G. Pimentel, A. M. F. Gonçalves, A. J. S. Marques, R. F. P. Martins, and L. M. N. Pereira, Appl. Phys. Lett. **85**, 2541 (2004).
- <sup>15</sup>R. M. Ma, L. Dai, and G. G. Qin, Appl. Phys. Lett. **90**, 093109 (2007).
- <sup>16</sup>J. M. Mikkelson and L. R. Tomasetta, IEEE Trans. Semicond. Manuf. 16, 384 (2003).
- <sup>17</sup>R. Wang, Y. Cai, C.-W. Tang, K. M. Lau, and K. J. Chen, IEEE Electron Device Lett. **27**, 793 (2006).
- <sup>18</sup>C. A. Lee, S. H. Jin, K. D. Jung, J. D. Lee, and B.-G. Park, Solid-State Electron. **50**, 1216 (2006).
- <sup>19</sup>A. S. Sedra and K. C. Smith, *Microelectronic Circuits*, 3rd ed. (Harcourt Brace College Publishers, Orlando, 1991), pp. 298-321.
- <sup>20</sup>W. Wang, H. D. Xiong, M. D. Edelstein, D. Gundlach, J. S. Suehle, C. A. Richter, W.-K. Hong, and T. Lee, J. Appl. Phys. **101**, 044313 (2007).
- <sup>21</sup>W.-K. Hong, B.-J. Kim, T.-W. Kim, G. Jo, S. Song, S.-S. Kwon, A. Yoon, E. A. Stach, and T. Lee, Colloids Surf., A (to be published).
- <sup>22</sup>D. Wang, H. W. Seo, C.-C. Tin, M. J. Bozack, J. R. Williams, M. Park, N. Sathitsuksanoh, An-Jen Cheng, and Y. H. Tzeng, J. Appl. Phys. **99**, 113509 (2006).
- <sup>23</sup>S. Ramo, J. R. Whinnery, and Th. Van Duzer, *Fields and Waves in Communication Electronics*, 3rd ed. (Wiley, New York, 1993), pp. 25-27.
- <sup>24</sup>F. M. Hossain, J. Nishii, S. Takagi, A. Ohotomo, T. Fukumura, H. Fujioka, H. Ohno, H. Koinuma, and M. Kawasaki, J. Appl. Phys. **94**, 7768 (2003).
- <sup>25</sup>N. L. Dehuff, E. S. Kettenring, D. Hong, H. Q. Chiang, J. F. Wager, R. L. Hoffman, C.-H. Park, and D. A. Keszler, J. Appl. Phys. **97**, 064505 (2005).
- <sup>26</sup>H. S. Yang, D. P. Norton, S. J. Pearton, and F. Ren, Appl. Phys. Lett. 87, 212106 (2005).